src/acpi to src/lib: Fix spelling errors
These issues were found and fixed by codespell, a useful tool for finding spelling errors. Signed-off-by: Martin Roth <martin@coreboot.org> Change-Id: I5b8ecdfe75d99028fee820a2034466a8ad1c5e63 Reviewed-on: https://review.coreboot.org/c/coreboot/+/58080 Reviewed-by: Felix Held <felix-coreboot@felixheld.de> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
@@ -16,7 +16,7 @@
|
||||
* the LSB of the set field, but the latter contains the LSB of the way field
|
||||
* minus the highest valid set field... such that when you subtract it from a
|
||||
* [way:0:level] field you end up with a [way - 1:highest_set:level] field
|
||||
* through the magic of double subtraction. It's quite ingenius, really.
|
||||
* through the magic of double subtraction. It's quite ingenious, really.
|
||||
* Takes care to only use r0-r3 and ip so it's pefectly ABI-compatible without
|
||||
* needing to write to memory.
|
||||
*
|
||||
|
@@ -19,7 +19,7 @@
|
||||
.size name, .-name
|
||||
|
||||
/*
|
||||
* Certain SoCs have an alignment requiremnt for the CPU reset vector.
|
||||
* Certain SoCs have an alignment requirement for the CPU reset vector.
|
||||
* Align to a 64 byte typical cacheline for now.
|
||||
*/
|
||||
#define CPU_RESET_ENTRY(name) ENTRY_WITH_ALIGN(name, 6)
|
||||
|
@@ -7,7 +7,7 @@
|
||||
#include <fit.h>
|
||||
#include <endian.h>
|
||||
|
||||
/* Implements a Berkley Boot Loader (BBL) compatible payload loading */
|
||||
/* Implements a Berkeley Boot Loader (BBL) compatible payload loading */
|
||||
|
||||
#define MAX_KERNEL_SIZE (64*MiB)
|
||||
|
||||
|
@@ -2,7 +2,7 @@
|
||||
|
||||
#include <sbi/fw_dynamic.h>
|
||||
#include <arch/boot.h>
|
||||
/* DO NOT INLCUDE COREBOOT HEADERS HERE */
|
||||
/* DO NOT INCLUDE COREBOOT HEADERS HERE */
|
||||
|
||||
void run_opensbi(const int hart_id,
|
||||
const void *fdt,
|
||||
|
@@ -217,7 +217,7 @@ SetCodeSelector:
|
||||
# use iret to jump to a 64-bit offset in a new code segment
|
||||
# iret will pop cs:rip, flags, then ss:rsp
|
||||
mov %ss, %ax # need to push ss..
|
||||
push %rax # push ss instuction not valid in x64 mode,
|
||||
push %rax # push ss instruction not valid in x64 mode,
|
||||
# so use ax
|
||||
push %rsp
|
||||
pushfq
|
||||
|
Reference in New Issue
Block a user