vc/amd/agesa: Fix out of bounds read
ByteLane is used unitialized from prior for statement, creating a potential out-of-bound read of RxOrig[MaxByteLanes]. PassTestRxEnDly[MaxByteLanes] never appears as rvalue; all for loops have ByteLane < MaxByteLanes exit condition. Change-Id: Icd18a146aba6b6120d37518d8c40c7efbc05afa3 Signed-off-by: Joe Moore <awokd@danwin1210.me> Found-by: Coverity CID 1241804 Reviewed-on: https://review.coreboot.org/c/coreboot/+/36192 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Mike Banon <mikebdp2@gmail.com>
This commit is contained in:
		@@ -313,7 +313,6 @@ MemTRdPosWithRxEnDlySeeds3 (
 | 
			
		||||
      //
 | 
			
		||||
      IDS_HDT_CONSOLE (MEM_FLOW, "\n\t\t Setting PassTestRxEnDly\n");
 | 
			
		||||
      IDS_HDT_CONSOLE (MEM_FLOW, "\t  PassTestRxEnDly: ");
 | 
			
		||||
      PassTestRxEnDly[ByteLane] = RxOrig[ByteLane];
 | 
			
		||||
      for (ByteLane = 0; ByteLane < MaxByteLanes; ByteLane++) {
 | 
			
		||||
        if (RxEnDlyTargetFound[ByteLane] == FALSE) {
 | 
			
		||||
          // Calculate "PassTestRxEnDly" from  current "RxEnDly"
 | 
			
		||||
@@ -328,6 +327,7 @@ MemTRdPosWithRxEnDlySeeds3 (
 | 
			
		||||
            MemTRdPosRxEnSeedSetDly3 (TechPtr, PassTestRxEnDly[ByteLane], ByteLane);
 | 
			
		||||
            OutOfRange[ByteLane] = FALSE;
 | 
			
		||||
          } else {
 | 
			
		||||
            PassTestRxEnDly[ByteLane] = RxOrig[ByteLane];
 | 
			
		||||
            OutOfRange[ByteLane] = TRUE;
 | 
			
		||||
          }
 | 
			
		||||
        } else {
 | 
			
		||||
 
 | 
			
		||||
@@ -314,7 +314,6 @@ MemTRdPosWithRxEnDlySeeds3 (
 | 
			
		||||
      //
 | 
			
		||||
      IDS_HDT_CONSOLE (MEM_FLOW, "\n\t\t Setting PassTestRxEnDly\n");
 | 
			
		||||
      IDS_HDT_CONSOLE (MEM_FLOW, "\t  PassTestRxEnDly: ");
 | 
			
		||||
      PassTestRxEnDly[ByteLane] = RxOrig[ByteLane];
 | 
			
		||||
      for (ByteLane = 0; ByteLane < MaxByteLanes; ByteLane++) {
 | 
			
		||||
        if (RxEnDlyTargetFound[ByteLane] == FALSE) {
 | 
			
		||||
          // Calculate "PassTestRxEnDly" from  current "RxEnDly"
 | 
			
		||||
@@ -329,6 +328,7 @@ MemTRdPosWithRxEnDlySeeds3 (
 | 
			
		||||
            MemTRdPosRxEnSeedSetDly3 (TechPtr, PassTestRxEnDly[ByteLane], ByteLane);
 | 
			
		||||
            OutOfRange[ByteLane] = FALSE;
 | 
			
		||||
          } else {
 | 
			
		||||
            PassTestRxEnDly[ByteLane] = RxOrig[ByteLane];
 | 
			
		||||
            OutOfRange[ByteLane] = TRUE;
 | 
			
		||||
          }
 | 
			
		||||
        } else {
 | 
			
		||||
 
 | 
			
		||||
		Reference in New Issue
	
	Block a user