3rdparty: move to 3rdparty/blobs

There's now room for other repositories under 3rdparty.

Change-Id: I51b02d8bf46b5b9f3f8a59341090346dca7fa355
Signed-off-by: Patrick Georgi <pgeorgi@chromium.org>
Reviewed-on: http://review.coreboot.org/10109
Tested-by: build bot (Jenkins)
Reviewed-by: Stefan Reinauer <stefan.reinauer@coreboot.org>
This commit is contained in:
Patrick Georgi
2015-05-05 22:27:25 +02:00
committed by Patrick Georgi
parent f4f028790a
commit 26e24cc12d
51 changed files with 73 additions and 73 deletions

View File

@@ -11,4 +11,4 @@ cpu_incs += $(src)/cpu/amd/geode_gx2/cache_as_ram.inc
cbfs-files-$(CONFIG_GEODE_VSA_FILE) += vsa
vsa-file = $(call strip_quotes,$(CONFIG_VSA_FILENAME)):vsa
vsa-type = stage
vsa-required = VSA binary (binary and MASM source code available in coreboot/blobs repository)
vsa-required = VSA binary (binary and MASM source code available in coreboot/3rdparty/blobs repository)

View File

@@ -37,7 +37,7 @@ config GEODE_VSA_FILE
config VSA_FILENAME
string "AMD Geode LX VSA path and filename"
depends on GEODE_VSA_FILE
default "blobs/cpu/amd/geode_lx/gpl_vsa_lx_102.bin"
default "3rdparty/blobs/cpu/amd/geode_lx/gpl_vsa_lx_102.bin"
help
The path and filename of the file to use as VSA.

View File

@@ -11,4 +11,4 @@ cpu_incs += $(src)/cpu/amd/geode_lx/cache_as_ram.inc
cbfs-files-$(CONFIG_GEODE_VSA_FILE) += vsa
vsa-file = $(call strip_quotes,$(CONFIG_VSA_FILENAME)):vsa
vsa-type = stage
vsa-required = VSA binary (binary and MASM source code available in coreboot/blobs repository)
vsa-required = VSA binary (binary and MASM source code available in coreboot/3rdparty/blobs repository)

View File

@@ -23,8 +23,8 @@ unsigned microcode[] = {
* a very good reason why we only use one at a time?
*/
#if CONFIG_INTEL_LYNXPOINT_LP
#include "../../../../blobs/cpu/intel/model_4065x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_4065x/microcode.h"
#else
#include "../../../../blobs/cpu/intel/model_306cx/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_306cx/microcode.h"
#endif
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_1067ax[] = {
#include "../../../../blobs/cpu/intel/model_1067x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_1067x/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_106cx[] = {
#include "../../../../blobs/cpu/intel/model_106cx/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_106cx/microcode.h"
};

View File

@@ -18,5 +18,5 @@
*/
unsigned microcode[] = {
#include "../../../../blobs/cpu/intel/model_2065x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_2065x/microcode.h"
};

View File

@@ -18,5 +18,5 @@
*/
unsigned microcode[] = {
#include "../../../../blobs/cpu/intel/model_206ax/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_206ax/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_65x[] = {
#include "../../../../blobs/cpu/intel/model_65x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_65x/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_67x[] = {
#include "../../../../blobs/cpu/intel/model_67x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_67x/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_68x[] = {
#include "../../../../blobs/cpu/intel/model_68x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_68x/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_69x[] = {
#include "../../../../blobs/cpu/intel/model_69x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_69x/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_6bx[] = {
#include "../../../../blobs/cpu/intel/model_6bx/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_6bx/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_6dx[] = {
#include "../../../../blobs/cpu/intel/model_6dx/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_6dx/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_6ex[] = {
#include "../../../../blobs/cpu/intel/model_6ex/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_6ex/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_6fx[] = {
#include "../../../../blobs/cpu/intel/model_6fx/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_6fx/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_6xx[] = {
#include "../../../../blobs/cpu/intel/model_6xx/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_6xx/microcode.h"
};

View File

@@ -1,4 +1,4 @@
/* 256KB cache */
unsigned microcode_updates_f0x[] = {
#include "../../../../blobs/cpu/intel/model_f0x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_f0x/microcode.h"
};

View File

@@ -1,4 +1,4 @@
/* 256KB cache */
unsigned microcode_updates_f1x[] = {
#include "../../../../blobs/cpu/intel/model_f1x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_f1x/microcode.h"
};

View File

@@ -1,4 +1,4 @@
/* 512KB cache */
unsigned microcode_updates_f2x[] = {
#include "../../../../blobs/cpu/intel/model_f2x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_f2x/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_f3x[] = {
#include "../../../../blobs/cpu/intel/model_f3x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_f3x/microcode.h"
};

View File

@@ -1,3 +1,3 @@
unsigned microcode_updates_f4x[] = {
#include "../../../../blobs/cpu/intel/model_f4x/microcode.h"
#include "../../../../3rdparty/blobs/cpu/intel/model_f4x/microcode.h"
};

View File

@@ -1,7 +1,7 @@
#!/bin/sh
BL1_NAME="E5250.nbl1.bin"
BL1_PATH="blobs/cpu/samsung/exynos5250/"
BL1_PATH="3rdparty/blobs/cpu/samsung/exynos5250/"
BL1_URL="http://commondatastorage.googleapis.com/chromeos-localmirror/distfiles/exynos-pre-boot-0.0.2-r8.tbz2"
get_bl1() {