soc/intel/cannonlake: Add SPI flash controller driver
Add SPI driver code for the SPI flash controller, including both fast_spi and generic_spi. Change-Id: Ie45146721f39d3cec20ff5136adf8925c75da1cd Signed-off-by: Lijian Zhao <lijian.zhao@intel.com> Reviewed-on: https://review.coreboot.org/21052 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Pratikkumar Prajapati <pratikkumar.v.prajapati@intel.corp-partner.google.com> Reviewed-by: Aaron Durbin <adurbin@chromium.org>
This commit is contained in:
committed by
Aaron Durbin
parent
201fa8ffe5
commit
321111774c
71
src/soc/intel/cannonlake/spi.c
Normal file
71
src/soc/intel/cannonlake/spi.c
Normal file
@@ -0,0 +1,71 @@
|
||||
/*
|
||||
* This file is part of the coreboot project.
|
||||
*
|
||||
* Copyright 2017 Google Inc.
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or modify
|
||||
* it under the terms of the GNU General Public License as published by
|
||||
* the Free Software Foundation; either version 2 of the License, or
|
||||
* (at your option) any later version.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#include <console/console.h>
|
||||
#include <device/device.h>
|
||||
#include <device/pci.h>
|
||||
#include <device/pci_def.h>
|
||||
#include <device/pci_ids.h>
|
||||
#include <device/spi.h>
|
||||
#include <intelblocks/fast_spi.h>
|
||||
#include <intelblocks/gspi.h>
|
||||
#include <soc/ramstage.h>
|
||||
#include <soc/pci_devs.h>
|
||||
#include <spi-generic.h>
|
||||
|
||||
const struct spi_ctrlr_buses spi_ctrlr_bus_map[] = {
|
||||
{ .ctrlr = &fast_spi_flash_ctrlr, .bus_start = 0, .bus_end = 0 },
|
||||
#if !ENV_SMM
|
||||
{ .ctrlr = &gspi_ctrlr, .bus_start = 1,
|
||||
.bus_end = 1 + (CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX - 1)},
|
||||
#endif
|
||||
};
|
||||
|
||||
const size_t spi_ctrlr_bus_map_count = ARRAY_SIZE(spi_ctrlr_bus_map);
|
||||
|
||||
#if ENV_RAMSTAGE
|
||||
|
||||
static int spi_dev_to_bus(struct device *dev)
|
||||
{
|
||||
return spi_devfn_to_bus(dev->path.pci.devfn);
|
||||
}
|
||||
|
||||
static struct spi_bus_operations spi_bus_ops = {
|
||||
.dev_to_bus = &spi_dev_to_bus,
|
||||
};
|
||||
|
||||
static struct device_operations spi_dev_ops = {
|
||||
.read_resources = &pci_dev_read_resources,
|
||||
.set_resources = &pci_dev_set_resources,
|
||||
.enable_resources = &pci_dev_enable_resources,
|
||||
.scan_bus = &scan_generic_bus,
|
||||
.ops_spi_bus = &spi_bus_ops,
|
||||
};
|
||||
|
||||
static const unsigned short pci_device_ids[] = {
|
||||
PCI_DEVICE_ID_INTEL_CNL_HWSEQ_SPI,
|
||||
PCI_DEVICE_ID_INTEL_CNL_SPI0,
|
||||
PCI_DEVICE_ID_INTEL_CNL_SPI1,
|
||||
PCI_DEVICE_ID_INTEL_CNL_SPI2,
|
||||
0
|
||||
};
|
||||
|
||||
static const struct pci_driver pch_spi __pci_driver = {
|
||||
.ops = &spi_dev_ops,
|
||||
.vendor = PCI_VENDOR_ID_INTEL,
|
||||
.devices = pci_device_ids,
|
||||
};
|
||||
#endif
|
Reference in New Issue
Block a user