soc/intel/apl: Move cpu cluster to chipset.cb

Change-Id: I7eaf625e5acfcefdae7c81e186de36b42c06ee67
Signed-off-by: Arthur Heymans <arthur@aheymans.xyz>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/72704
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Lean Sheng Tan <sheng.tan@9elements.com>
Reviewed-by: Sean Rhodes <sean@starlabs.systems>
This commit is contained in:
Arthur Heymans
2023-02-01 08:02:23 +01:00
committed by Lean Sheng Tan
parent a10a86d2bc
commit 64e2ecb36f
24 changed files with 2 additions and 39 deletions

View File

@@ -1,5 +1,4 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "pcie_rp_clkreq_pin[2]" = "3" # wifi/bt
# Disable unused clkreq of PCIe root ports

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "pcie_rp_clkreq_pin[0]" = "0" # wifi/bt
# Disable unused clkreq of PCIe root ports
register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED"

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "pcie_rp_clkreq_pin[0]" = "0" # wifi/bt
# Disable unused clkreq of PCIe root ports
register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED"

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "pcie_rp_clkreq_pin[0]" = "0" # wifi/bt
# Disable unused clkreq of PCIe root ports
register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED"

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "pcie_rp_clkreq_pin[0]" = "0" # wifi/bt
# Disable unused clkreq of PCIe root ports
register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED"

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "pcie_rp_clkreq_pin[0]" = "0" # wifi/bt
# Disable unused clkreq of PCIe root ports
register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED"

View File

@@ -7,8 +7,6 @@ chip soc/intel/apollolake
register "pcie_rp_clkreq_pin[4]" = "CLKREQ_DISABLED"
register "pcie_rp_clkreq_pin[5]" = "CLKREQ_DISABLED"
device cpu_cluster 0 on end
device domain 0 on
device pci 00.0 on end # - Host Bridge
device pci 00.1 on end # - DPTF

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "pcie_rp_clkreq_pin[0]" = "CLKREQ_DISABLED"
# Disable unused clkreq of PCIe root ports
register "pcie_rp_clkreq_pin[1]" = "3" # wifi/bt

View File

@@ -7,8 +7,6 @@ chip soc/intel/apollolake
register "pcie_rp_clkreq_pin[4]" = "CLKREQ_DISABLED"
register "pcie_rp_clkreq_pin[5]" = "CLKREQ_DISABLED"
device cpu_cluster 0 on end
device domain 0 on
device pci 00.0 on end # - Host Bridge
device pci 00.1 on end # - DPTF

View File

@@ -7,8 +7,6 @@ chip soc/intel/apollolake
register "pcie_rp_clkreq_pin[4]" = "CLKREQ_DISABLED"
register "pcie_rp_clkreq_pin[5]" = "CLKREQ_DISABLED"
device cpu_cluster 0 on end
device domain 0 on
device pci 00.0 on end # - Host Bridge
device pci 00.1 on end # - DPTF

View File

@@ -2,8 +2,6 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
# Override USB port configuration
register "usb_config_override" = "1"
# USB 2.0

View File

@@ -5,7 +5,6 @@ chip soc/intel/apollolake
register "enable_vtd" = "1"
register "dptf_enable" = "1"
device cpu_cluster 0 on end
device domain 0 on
device pci 00.0 on end # Host Bridge
device pci 00.1 on end # DPTF

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "sci_irq" = "SCIS_IRQ10"
# EMMC TX DATA Delay 1

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "sci_irq" = "SCIS_IRQ10"
# EMMC TX DATA Delay 1

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "sci_irq" = "SCIS_IRQ10"
# EMMC TX DATA Delay 1

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "sci_irq" = "SCIS_IRQ10"
# EMMC TX DATA Delay 1

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "sci_irq" = "SCIS_IRQ10"
# EMMC TX DATA Delay 1

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "sci_irq" = "SCIS_IRQ10"
# 0:HS400(Default), 1:HS200, 2:DDR50

View File

@@ -1,7 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
register "sci_irq" = "SCIS_IRQ10"
# EMMC TX DATA Delay 1

View File

@@ -1,5 +1,4 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
# Graphics
# TODO:

View File

@@ -1,5 +1,4 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
# Graphics
# TODO:

View File

@@ -20,7 +20,6 @@ chip soc/intel/apollolake
# 0:HS400 (Default) 1:HS200 2:DDR50
register "emmc_host_max_speed" = "1"
device cpu_cluster 0 on end
device domain 0 on
subsystemid 0x8086 0x7270 inherit
device pci 00.0 on end # - Host Bridge

View File

@@ -1,4 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
device domain 0 on
device pci 00.0 alias system_agent on end # Host Bridge
device pci 00.1 alias dptf on end # DPTF

View File

@@ -1,4 +1,5 @@
chip soc/intel/apollolake
device cpu_cluster 0 on end
device domain 0 on
device pci 00.0 alias system_agent on end # Host Bridge
device pci 00.1 alias dptf on end # DPTF