From 7916559d78f2dba217b975ab930bb1b97dd8ec97 Mon Sep 17 00:00:00 2001 From: Jeremy Soller Date: Tue, 7 Feb 2023 14:02:59 -0700 Subject: [PATCH] Add gaze18-40x0 Change-Id: I5a7a00dd197de3d4dc4e18b16c327e8a9bc0065d --- src/mainboard/system76/adl/Kconfig | 12 + src/mainboard/system76/adl/Kconfig.name | 3 + .../adl/variants/gaze18-40x0/board_info.txt | 2 + .../adl/variants/gaze18-40x0/data.vbt | Bin 0 -> 8704 bytes .../system76/adl/variants/gaze18-40x0/gpio.c | 294 ++++++++++++++++++ .../adl/variants/gaze18-40x0/gpio_early.c | 14 + .../adl/variants/gaze18-40x0/hda_verb.c | 26 ++ .../gaze18-40x0/include/variant/gpio.h | 13 + .../adl/variants/gaze18-40x0/overridetree.cb | 5 + .../adl/variants/gaze18-40x0/romstage.c | 41 +++ 10 files changed, 410 insertions(+) create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/board_info.txt create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/data.vbt create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/gpio.c create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/gpio_early.c create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/hda_verb.c create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/include/variant/gpio.h create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/overridetree.cb create mode 100644 src/mainboard/system76/adl/variants/gaze18-40x0/romstage.c diff --git a/src/mainboard/system76/adl/Kconfig b/src/mainboard/system76/adl/Kconfig index 1bb857c431..ad77c9307f 100644 --- a/src/mainboard/system76/adl/Kconfig +++ b/src/mainboard/system76/adl/Kconfig @@ -37,6 +37,14 @@ config BOARD_SYSTEM76_GAZE18_3050 select EC_SYSTEM76_EC_DGPU select SOC_INTEL_RAPTORLAKE +config BOARD_SYSTEM76_GAZE18_40X0 + def_bool n + select BOARD_SYSTEM76_ADL_COMMON + select DRIVERS_GFX_NVIDIA + select EC_SYSTEM76_EC_COLOR_KEYBOARD + select EC_SYSTEM76_EC_DGPU + select SOC_INTEL_RAPTORLAKE + config BOARD_SYSTEM76_LEMP11 def_bool n select BOARD_SYSTEM76_ADL_COMMON @@ -74,6 +82,7 @@ config VARIANT_DIR default "darp8" if BOARD_SYSTEM76_DARP8 default "galp6" if BOARD_SYSTEM76_GALP6 default "gaze18-3050" if BOARD_SYSTEM76_GAZE18_3050 + default "gaze18-40x0" if BOARD_SYSTEM76_GAZE18_40X0 default "lemp11" if BOARD_SYSTEM76_LEMP11 default "oryp9" if BOARD_SYSTEM76_ORYP9 default "oryp10" if BOARD_SYSTEM76_ORYP10 @@ -86,6 +95,7 @@ config MAINBOARD_PART_NUMBER default "darp8" if BOARD_SYSTEM76_DARP8 default "galp6" if BOARD_SYSTEM76_GALP6 default "gaze18-3050" if BOARD_SYSTEM76_GAZE18_3050 + default "gaze18-40x0" if BOARD_SYSTEM76_GAZE18_40X0 default "lemp11" if BOARD_SYSTEM76_LEMP11 default "oryp9" if BOARD_SYSTEM76_ORYP9 default "oryp10" if BOARD_SYSTEM76_ORYP10 @@ -95,6 +105,7 @@ config MAINBOARD_SMBIOS_PRODUCT_NAME default "Darter Pro" if BOARD_SYSTEM76_DARP8 default "Galago Pro" if BOARD_SYSTEM76_GALP6 default "Gazelle" if BOARD_SYSTEM76_GAZE18_3050 + default "Gazelle" if BOARD_SYSTEM76_GAZE18_40X0 default "Lemur Pro" if BOARD_SYSTEM76_LEMP11 default "Oryx Pro" if BOARD_SYSTEM76_ORYP9 || BOARD_SYSTEM76_ORYP10 || BOARD_SYSTEM76_ORYP11 @@ -102,6 +113,7 @@ config MAINBOARD_VERSION default "darp8" if BOARD_SYSTEM76_DARP8 default "galp6" if BOARD_SYSTEM76_GALP6 default "gaze18-3050" if BOARD_SYSTEM76_GAZE18_3050 + default "gaze18-40x0" if BOARD_SYSTEM76_GAZE18_40X0 default "lemp11" if BOARD_SYSTEM76_LEMP11 default "oryp9" if BOARD_SYSTEM76_ORYP9 default "oryp10" if BOARD_SYSTEM76_ORYP10 diff --git a/src/mainboard/system76/adl/Kconfig.name b/src/mainboard/system76/adl/Kconfig.name index 4970347921..dbcba06201 100644 --- a/src/mainboard/system76/adl/Kconfig.name +++ b/src/mainboard/system76/adl/Kconfig.name @@ -7,6 +7,9 @@ config BOARD_SYSTEM76_GALP6 config BOARD_SYSTEM76_GAZE18_3050 bool "gaze18-3050" +config BOARD_SYSTEM76_GAZE18_40X0 + bool "gaze18-40x0" + config BOARD_SYSTEM76_LEMP11 bool "lemp11" diff --git a/src/mainboard/system76/adl/variants/gaze18-40x0/board_info.txt b/src/mainboard/system76/adl/variants/gaze18-40x0/board_info.txt new file mode 100644 index 0000000000..2e9df77055 --- /dev/null +++ b/src/mainboard/system76/adl/variants/gaze18-40x0/board_info.txt @@ -0,0 +1,2 @@ +Board name: gaze18-40x0 +Release year: 2023 diff --git a/src/mainboard/system76/adl/variants/gaze18-40x0/data.vbt b/src/mainboard/system76/adl/variants/gaze18-40x0/data.vbt new file mode 100644 index 0000000000000000000000000000000000000000..2f448c6b0599ab9aa571c831a2b4c7d4d22ce7c9 GIT binary patch literal 8704 zcmeHMO-vg{6n^8M#c@q>1Wg>8(1Aq6&;W}elpxfsF_1Xn#~6YfDH0B`)6$aQ5>nBq z5?cvXoT@!lB&rlEYNZxcDyN=(MC}FT5LHzV9HXd5PEk_#o7s)QGz2$l+K~FK-tO$Y zZ@zu+&Ft*#?vc^15k3+=)f4Rtp6%gM5~R|v)jweWSLq554v%#QM}lKreS@L1{2}e5 z@2dZJK$KwYfTvkio5NRUl9T>u9q*qSpO{QGbtkWVI5U;vkx-ZiFI`GbCZ{jXBolmi z^i+@wzEXGB^@+&@AGm&HJUQLLL81c9n_C-OS~(BA)1hA6d z4faREeZi6N-~b8}5ybwZDsZXXS-g|$B`$Kg+ zfa^3!UgBVukU(+LG3kGsfAE)*P4 z4a%WjsHn3+3lUp_+0g!|ixl5xJg#ZSc?QHhSI+ zRF+$vZh9Ab8XAROfL?~Cpf{lN&@Z5i&^yrYp+7=1(4U}t5}>ikA@QR2OAzbFl6AIF{&JPp z*`jNqe4+d)soSP1H;&AyVjEN;)%Wf9t$Vi+bP@A^$$-Cx%Iqz9(TZtJ$VO%Ts8hGC zF@5jr@&W0Z_Tc`C**x;N&b&A}%Z^eudvA|!@U=r;SG>k-UDY-xpD9EhZjae^W=NND zYK|S`e!U{cV9wv<5i`@y42c7z1*ul`Ewq^ozP35Le6EARNe;o#iF;xDDAamd93oXy zQ`W7DD9})_d1jrJ1u@L>p-Qjj-Ne8Q@n9~L;oGL!wV}#dEw;Gf12YuKpef4*_;C89 zrj9QMG%d5ipom2Yd>C~WlF7@}qf0|nrS=+DUx-W^VxdKFrI0*)+GwQXl~tO`t-e4e z9R^lB@IfyrBnp40o=ztgB^UardLkNGNFHuu)a3Us3A%0Txh<6c{nAFy%#S9cPP|U!8n1PNvwu5wGoJhAB_*50AHFn7Q zww=dVXMuvt=5Mrr3Ni_lG)x7UEv ze8(0x5rd|zkdKC7O9(X7jBmTVWMDs1D)N%XD?Pli?? +#include + +static const struct pad_config gpio_table[] = { + /* ------- GPIO Group GPD ------- */ + PAD_CFG_NF(GPD0, UP_20K, PWROK, NF1), + PAD_CFG_NF(GPD1, NATIVE, PWROK, NF1), + PAD_CFG_NF(GPD2, NONE, PWROK, NF1), + PAD_CFG_NF(GPD3, UP_20K, PWROK, NF1), + PAD_CFG_NF(GPD4, NONE, PWROK, NF1), + PAD_CFG_NF(GPD5, NONE, PWROK, NF1), + PAD_CFG_NF(GPD6, NONE, PWROK, NF1), + PAD_CFG_GPO(GPD7, 0, PWROK), + PAD_CFG_NF(GPD8, NONE, PWROK, NF1), + PAD_CFG_NF(GPD9, NONE, PWROK, NF1), + PAD_CFG_NF(GPD10, NONE, PWROK, NF1), + PAD_CFG_NF(GPD11, NONE, PWROK, NF1), + _PAD_CFG_STRUCT(GPD12, 0x04000300, 0x0000), + + /* ------- GPIO Group GPP_A ------- */ + PAD_CFG_NF(GPP_A0, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A1, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A2, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A3, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A4, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A5, DN_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A6, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_A7, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A8, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A9, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A10, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A11, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A12, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_A13, UP_20K, DEEP, NF1), + PAD_NC(GPP_A14, NONE), + + /* ------- GPIO Group GPP_B ------- */ + _PAD_CFG_STRUCT(GPP_B0, 0x40100100, 0x0000), + PAD_NC(GPP_B1, NONE), + PAD_CFG_GPI(GPP_B2, NONE, DEEP), + PAD_CFG_GPO(GPP_B3, 1, DEEP), + PAD_NC(GPP_B4, NONE), + PAD_NC(GPP_B5, NONE), + PAD_NC(GPP_B6, NONE), + PAD_NC(GPP_B7, NONE), + PAD_NC(GPP_B8, NONE), + PAD_NC(GPP_B9, NONE), + PAD_NC(GPP_B10, NONE), + PAD_NC(GPP_B11, NONE), + PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), + PAD_CFG_GPO(GPP_B14, 0, DEEP), + PAD_CFG_GPI(GPP_B15, NONE, DEEP), + PAD_NC(GPP_B16, NONE), + PAD_NC(GPP_B17, NONE), + PAD_CFG_NF(GPP_B18, NONE, PWROK, NF1), + PAD_CFG_GPO(GPP_B19, 1, DEEP), + PAD_CFG_NF(GPP_B20, DN_20K, DEEP, NF1), + _PAD_CFG_STRUCT(GPP_B21, 0x42880100, 0x0000), + PAD_CFG_GPO(GPP_B22, 1, DEEP), + PAD_CFG_GPO(GPP_B23, 0, DEEP), + + /* ------- GPIO Group GPP_C ------- */ + PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), + PAD_CFG_GPO(GPP_C2, 0, DEEP), + PAD_CFG_NF(GPP_C3, NONE, DEEP, NF3), + PAD_CFG_NF(GPP_C4, NONE, DEEP, NF3), + PAD_CFG_GPO(GPP_C5, 0, DEEP), + PAD_CFG_NF(GPP_C6, NONE, DEEP, NF2), + PAD_CFG_NF(GPP_C7, NONE, DEEP, NF2), + PAD_CFG_GPI(GPP_C8, NONE, DEEP), + PAD_NC(GPP_C9, NONE), + PAD_CFG_GPO(GPP_C10, 1, DEEP), + PAD_CFG_GPO(GPP_C11, 1, DEEP), + PAD_NC(GPP_C12, NONE), + PAD_NC(GPP_C13, NONE), + PAD_NC(GPP_C14, NONE), + PAD_NC(GPP_C15, NONE), + PAD_CFG_NF(GPP_C16, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_C17, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_C18, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_C19, NONE, DEEP, NF1), + PAD_NC(GPP_C20, NONE), + PAD_NC(GPP_C21, NONE), + PAD_NC(GPP_C22, NONE), + PAD_NC(GPP_C23, NONE), + + /* ------- GPIO Group GPP_D ------- */ + PAD_NC(GPP_D0, NONE), + PAD_NC(GPP_D1, NONE), + PAD_NC(GPP_D2, NONE), + PAD_NC(GPP_D3, NONE), + PAD_NC(GPP_D4, NONE), + PAD_NC(GPP_D5, NONE), + PAD_NC(GPP_D6, NONE), + PAD_NC(GPP_D7, NONE), + PAD_NC(GPP_D8, NONE), + PAD_CFG_NF(GPP_D9, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D10, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D11, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D12, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D13, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D14, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D15, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D16, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D17, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D18, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D19, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_D20, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_D21, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_D22, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_D23, NONE, DEEP, NF1), + + /* ------- GPIO Group GPP_E ------- */ + PAD_NC(GPP_E0, NONE), + PAD_NC(GPP_E1, NONE), + PAD_NC(GPP_E2, NONE), + _PAD_CFG_STRUCT(GPP_E3, 0x42840101, 0x0000), + PAD_NC(GPP_E4, NONE), + PAD_NC(GPP_E5, NONE), + PAD_NC(GPP_E6, NONE), + _PAD_CFG_STRUCT(GPP_E7, 0x80100100, 0x0000), + PAD_CFG_NF(GPP_E8, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_E10, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_E11, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_E12, NONE, DEEP, NF1), + PAD_NC(GPP_E13, NONE), + PAD_NC(GPP_E14, NONE), + PAD_CFG_GPO(GPP_E15, 0, DEEP), + PAD_NC(GPP_E16, NONE), + PAD_CFG_GPI(GPP_E17, DN_20K, DEEP), + PAD_CFG_GPO(GPP_E18, 1, DEEP), + PAD_NC(GPP_E19, NONE), + PAD_NC(GPP_E20, NONE), + PAD_NC(GPP_E21, NONE), + + /* ------- GPIO Group GPP_F ------- */ + PAD_CFG_NF(GPP_F0, NONE, DEEP, NF2), + PAD_NC(GPP_F1, NONE), + PAD_CFG_GPO(GPP_F2, 1, PLTRST), + PAD_CFG_GPO(GPP_F3, 1, PLTRST), + PAD_CFG_GPO(GPP_F4, 1, PLTRST), + PAD_CFG_NF(GPP_F5, NONE, DEEP, NF1), + PAD_NC(GPP_F6, NONE), + PAD_CFG_GPI(GPP_F7, NONE, PLTRST), + PAD_CFG_GPI(GPP_F8, NONE, DEEP), + PAD_CFG_GPO(GPP_F9, 1, DEEP), + PAD_NC(GPP_F10, NONE), + PAD_NC(GPP_F11, NONE), + PAD_NC(GPP_F12, NONE), + PAD_NC(GPP_F13, NONE), + PAD_CFG_NF(GPP_F14, NONE, DEEP, NF1), + PAD_CFG_GPI(GPP_F15, NONE, DEEP), + PAD_NC(GPP_F16, NONE), + PAD_CFG_GPI(GPP_F17, NONE, DEEP), + PAD_CFG_GPO(GPP_F18, 0, PLTRST), + PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_F20, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_F21, NONE, DEEP, NF1), + PAD_NC(GPP_F22, NONE), + PAD_NC(GPP_F23, NONE), + + /* ------- GPIO Group GPP_G ------- */ + PAD_CFG_GPI(GPP_G0, NONE, DEEP), + PAD_CFG_GPI(GPP_G1, NONE, DEEP), + PAD_CFG_NF(GPP_G2, DN_20K, DEEP, NF1), + PAD_CFG_GPI(GPP_G3, NONE, DEEP), + PAD_CFG_GPI(GPP_G4, NONE, DEEP), + PAD_CFG_NF(GPP_G5, NONE, DEEP, NF1), + PAD_CFG_GPI(GPP_G6, NONE, DEEP), + PAD_CFG_GPI(GPP_G7, NONE, DEEP), + + /* ------- GPIO Group GPP_H ------- */ + PAD_NC(GPP_H0, NONE), + PAD_CFG_GPI(GPP_H1, NONE, DEEP), + PAD_CFG_NF(GPP_H2, NONE, DEEP, NF1), + PAD_NC(GPP_H3, NONE), + PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_H8, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_H9, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_H10, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_H11, NONE, PLTRST, NF1), + PAD_CFG_GPO(GPP_H12, 0, DEEP), + PAD_CFG_NF(GPP_H13, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_H14, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_H15, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_H16, NONE, PLTRST, NF1), + PAD_CFG_GPO(GPP_H17, 1, PLTRST), + PAD_CFG_GPO(GPP_H18, 0, DEEP), + PAD_NC(GPP_H19, NONE), + PAD_NC(GPP_H20, NONE), + PAD_CFG_GPO(GPP_H21, 0, DEEP), + PAD_CFG_GPO(GPP_H22, 0, DEEP), + PAD_NC(GPP_H23, NONE), + + /* ------- GPIO Group GPP_I ------- */ + PAD_CFG_GPI(GPP_I0, NONE, DEEP), + PAD_CFG_NF(GPP_I1, NONE, DEEP, NF1), + _PAD_CFG_STRUCT(GPP_I2, 0x86800100, 0x0000), + PAD_CFG_NF(GPP_I3, NONE, DEEP, NF1), + _PAD_CFG_STRUCT(GPP_I4, 0x86800100, 0x0000), + PAD_CFG_GPO(GPP_I5, 1, PLTRST), + PAD_CFG_GPO(GPP_I6, 0, DEEP), + PAD_NC(GPP_I7, NONE), + PAD_CFG_GPO(GPP_I8, 0, DEEP), + PAD_NC(GPP_I9, NONE), + PAD_NC(GPP_I10, NONE), + PAD_CFG_NF(GPP_I11, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_I12, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_I13, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_I14, NONE, PLTRST, NF1), + PAD_NC(GPP_I15, NONE), + PAD_NC(GPP_I16, NONE), + PAD_NC(GPP_I17, NONE), + PAD_CFG_GPO(GPP_I18, 0, DEEP), + PAD_NC(GPP_I19, NONE), + PAD_NC(GPP_I20, NONE), + PAD_NC(GPP_I21, NONE), + PAD_CFG_GPO(GPP_I22, 0, DEEP), + + /* ------- GPIO Group GPP_J ------- */ + PAD_CFG_NF(GPP_J0, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_J1, NONE, PLTRST, NF1), + PAD_CFG_NF(GPP_J2, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_J3, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_J4, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_J5, UP_20K, DEEP, NF1), + PAD_CFG_NF(GPP_J6, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_J7, NONE, DEEP, NF1), + PAD_NC(GPP_J8, NONE), + PAD_NC(GPP_J9, NONE), + PAD_CFG_NF(GPP_J10, DN_20K, DEEP, NF1), + PAD_CFG_NF(GPP_J11, DN_20K, DEEP, NF1), + + /* ------- GPIO Group GPP_K ------- */ + _PAD_CFG_STRUCT(GPP_K0, 0x42800100, 0x0000), + PAD_NC(GPP_K1, NONE), + PAD_NC(GPP_K2, NONE), + PAD_CFG_GPO(GPP_K3, 1, PLTRST), + PAD_CFG_GPO(GPP_K4, 0, PWROK), + PAD_NC(GPP_K5, NONE), + PAD_CFG_NF(GPP_K6, UP_20K, DEEP, NF2), + PAD_CFG_NF(GPP_K7, DN_20K, DEEP, NF2), + PAD_CFG_NF(GPP_K8, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_K9, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_K10, UP_20K, DEEP, NF2), + PAD_NC(GPP_K11, NONE), + + /* ------- GPIO Group GPP_R ------- */ + PAD_CFG_NF(GPP_R0, NONE, DEEP, NF1), + PAD_CFG_NF(GPP_R1, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_R2, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_R3, NATIVE, DEEP, NF1), + PAD_CFG_NF(GPP_R4, NONE, DEEP, NF1), + PAD_NC(GPP_R5, NONE), + PAD_NC(GPP_R6, NONE), + PAD_NC(GPP_R7, NONE), + PAD_CFG_GPI(GPP_R8, NONE, PLTRST), + PAD_CFG_NF(GPP_R9, NONE, DEEP, NF1), + PAD_NC(GPP_R10, NONE), + PAD_NC(GPP_R11, NONE), + PAD_NC(GPP_R12, NONE), + PAD_NC(GPP_R13, NONE), + PAD_NC(GPP_R14, NONE), + PAD_NC(GPP_R15, NONE), + PAD_CFG_GPO(GPP_R16, 1, DEEP), + PAD_NC(GPP_R17, NONE), + PAD_NC(GPP_R18, NONE), + PAD_NC(GPP_R19, NONE), + PAD_NC(GPP_R20, NONE), + PAD_CFG_GPO(GPP_R21, 0, DEEP), + + /* ------- GPIO Group GPP_S ------- */ + PAD_NC(GPP_S0, NONE), + PAD_NC(GPP_S1, NONE), + PAD_NC(GPP_S2, NONE), + PAD_NC(GPP_S3, NONE), + PAD_NC(GPP_S4, NONE), + PAD_NC(GPP_S5, NONE), + PAD_CFG_NF(GPP_S6, NONE, DEEP, NF2), + PAD_CFG_NF(GPP_S7, NONE, DEEP, NF2), +}; + +void mainboard_configure_gpios(void) +{ + gpio_configure_pads(gpio_table, ARRAY_SIZE(gpio_table)); +} diff --git a/src/mainboard/system76/adl/variants/gaze18-40x0/gpio_early.c b/src/mainboard/system76/adl/variants/gaze18-40x0/gpio_early.c new file mode 100644 index 0000000000..80f37c6553 --- /dev/null +++ b/src/mainboard/system76/adl/variants/gaze18-40x0/gpio_early.c @@ -0,0 +1,14 @@ +/* SPDX-License-Identifier: GPL-2.0-only */ + +#include +#include + +static const struct pad_config early_gpio_table[] = { + PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD + PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD +}; + +void mainboard_configure_early_gpios(void) +{ + gpio_configure_pads(early_gpio_table, ARRAY_SIZE(early_gpio_table)); +} diff --git a/src/mainboard/system76/adl/variants/gaze18-40x0/hda_verb.c b/src/mainboard/system76/adl/variants/gaze18-40x0/hda_verb.c new file mode 100644 index 0000000000..a10716b5c4 --- /dev/null +++ b/src/mainboard/system76/adl/variants/gaze18-40x0/hda_verb.c @@ -0,0 +1,26 @@ +/* SPDX-License-Identifier: GPL-2.0-only */ + +#include + +const u32 cim_verb_data[] = { + /* Realtek, ALC256 */ + 0x10ec0256, /* Vendor ID */ + 0x1558a671, /* Subsystem ID */ + 12, /* Number of entries */ + AZALIA_SUBVENDOR(0, 0x1558a671), + AZALIA_RESET(1), + AZALIA_PIN_CFG(0, 0x12, 0x90a60130), + AZALIA_PIN_CFG(0, 0x13, 0x40000000), + AZALIA_PIN_CFG(0, 0x14, 0x90170110), + AZALIA_PIN_CFG(0, 0x18, 0x411111f0), + AZALIA_PIN_CFG(0, 0x19, 0x411111f0), + AZALIA_PIN_CFG(0, 0x1a, 0x411111f0), + AZALIA_PIN_CFG(0, 0x1b, 0x02a11040), + AZALIA_PIN_CFG(0, 0x1d, 0x41700001), + AZALIA_PIN_CFG(0, 0x1e, 0x411111f0), + AZALIA_PIN_CFG(0, 0x21, 0x02211020), +}; + +const u32 pc_beep_verbs[] = {}; + +AZALIA_ARRAY_SIZES; diff --git a/src/mainboard/system76/adl/variants/gaze18-40x0/include/variant/gpio.h b/src/mainboard/system76/adl/variants/gaze18-40x0/include/variant/gpio.h new file mode 100644 index 0000000000..9ce0d6701c --- /dev/null +++ b/src/mainboard/system76/adl/variants/gaze18-40x0/include/variant/gpio.h @@ -0,0 +1,13 @@ +/* SPDX-License-Identifier: GPL-2.0-only */ + +#ifndef VARIANT_GPIO_H +#define VARIANT_GPIO_H + +#include + +#define DGPU_RST_N GPP_R16 +#define DGPU_PWR_EN GPP_F9 +#define DGPU_GC6 GPP_F8 +#define DGPU_SSID 0xa6711558 + +#endif diff --git a/src/mainboard/system76/adl/variants/gaze18-40x0/overridetree.cb b/src/mainboard/system76/adl/variants/gaze18-40x0/overridetree.cb new file mode 100644 index 0000000000..10cd03d4e1 --- /dev/null +++ b/src/mainboard/system76/adl/variants/gaze18-40x0/overridetree.cb @@ -0,0 +1,5 @@ +chip soc/intel/alderlake + device domain 0 on + subsystemid 0x1558 0xa671 inherit + end +end diff --git a/src/mainboard/system76/adl/variants/gaze18-40x0/romstage.c b/src/mainboard/system76/adl/variants/gaze18-40x0/romstage.c new file mode 100644 index 0000000000..082d0cbd10 --- /dev/null +++ b/src/mainboard/system76/adl/variants/gaze18-40x0/romstage.c @@ -0,0 +1,41 @@ +/* SPDX-License-Identifier: GPL-2.0-only */ + +#include +#include +#include +#include + +void mainboard_memory_init_params(FSPM_UPD *mupd) +{ + const struct mb_cfg board_cfg = { + .type = MEM_TYPE_DDR5, + .rcomp = { .resistor = 100, }, + .ect = true, + .LpDdrDqDqsReTraining = 1, + }; + const struct mem_spd spd_info = { + .topo = MEM_TOPO_DIMM_MODULE, + .smbus = { + [0] = { .addr_dimm[0] = 0x50, }, + [1] = { .addr_dimm[0] = 0x52, }, + }, + }; + const bool half_populated = false; + + const struct nvidia_gpu_config config = { + .power_gpio = DGPU_PWR_EN, + .reset_gpio = DGPU_RST_N, + .enable = true, + }; + // Enable dGPU power + nvidia_set_power(&config); + + // Set primary display to internal graphics + mupd->FspmConfig.PrimaryDisplay = 0; + + mupd->FspmConfig.PchHdaAudioLinkHdaEnable = 1; + mupd->FspmConfig.DmiMaxLinkSpeed = 4; + mupd->FspmConfig.GpioOverride = 0; + + memcfg_init(mupd, &board_cfg, &spd_info, half_populated); +}