mainboard/intel/tglrvp: Remove unused PrmrrSize chip config
Refer to commit 7736bfc TEST=Able to build and boot TGLRVP. Change-Id: Ie9a97cee7d7793077167db3a642dcbca45b09427 Signed-off-by: Subrata Banik <subrata.banik@intel.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/43139 Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: Michael Niewöhner Reviewed-by: Wonkyu Kim <wonkyu.kim@intel.com> Reviewed-by: HAOUAS Elyes <ehaouas@noos.fr> Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
parent
96dec04207
commit
8104effa0d
@ -38,8 +38,6 @@ chip soc/intel/tigerlake
|
|||||||
# EC memory map range is 0x900-0x9ff
|
# EC memory map range is 0x900-0x9ff
|
||||||
register "gen3_dec" = "0x00fc0901"
|
register "gen3_dec" = "0x00fc0901"
|
||||||
|
|
||||||
register "PrmrrSize" = "0x10000000"
|
|
||||||
|
|
||||||
register "PcieRpEnable[2]" = "1"
|
register "PcieRpEnable[2]" = "1"
|
||||||
register "PcieRpEnable[3]" = "1"
|
register "PcieRpEnable[3]" = "1"
|
||||||
register "PcieRpEnable[8]" = "1"
|
register "PcieRpEnable[8]" = "1"
|
||||||
|
@ -38,8 +38,6 @@ chip soc/intel/tigerlake
|
|||||||
# EC memory map range is 0x900-0x9ff
|
# EC memory map range is 0x900-0x9ff
|
||||||
register "gen3_dec" = "0x00fc0901"
|
register "gen3_dec" = "0x00fc0901"
|
||||||
|
|
||||||
register "PrmrrSize" = "0x10000000"
|
|
||||||
|
|
||||||
register "PcieRpEnable[2]" = "1"
|
register "PcieRpEnable[2]" = "1"
|
||||||
register "PcieRpEnable[3]" = "1"
|
register "PcieRpEnable[3]" = "1"
|
||||||
register "PcieRpEnable[8]" = "1"
|
register "PcieRpEnable[8]" = "1"
|
||||||
|
@ -192,16 +192,6 @@ struct soc_intel_tigerlake_config {
|
|||||||
|
|
||||||
/* Enable C6 DRAM */
|
/* Enable C6 DRAM */
|
||||||
uint8_t enable_c6dram;
|
uint8_t enable_c6dram;
|
||||||
/*
|
|
||||||
* PRMRR size setting with below options
|
|
||||||
* Disable: 0x0
|
|
||||||
* 32MB: 0x2000000
|
|
||||||
* 64MB: 0x4000000
|
|
||||||
* 128 MB: 0x8000000
|
|
||||||
* 256 MB: 0x10000000
|
|
||||||
* 512 MB: 0x20000000
|
|
||||||
*/
|
|
||||||
uint32_t PrmrrSize;
|
|
||||||
uint8_t PmTimerDisabled;
|
uint8_t PmTimerDisabled;
|
||||||
/*
|
/*
|
||||||
* SerialIO device mode selection:
|
* SerialIO device mode selection:
|
||||||
|
@ -4,6 +4,7 @@
|
|||||||
#include <console/console.h>
|
#include <console/console.h>
|
||||||
#include <cpu/x86/msr.h>
|
#include <cpu/x86/msr.h>
|
||||||
#include <fsp/util.h>
|
#include <fsp/util.h>
|
||||||
|
#include <intelblocks/cpulib.h>
|
||||||
#include <soc/gpio_soc_defs.h>
|
#include <soc/gpio_soc_defs.h>
|
||||||
#include <soc/iomap.h>
|
#include <soc/iomap.h>
|
||||||
#include <soc/msr.h>
|
#include <soc/msr.h>
|
||||||
@ -63,7 +64,7 @@ static void soc_memory_init_params(FSP_M_CONFIG *m_cfg,
|
|||||||
memcpy(m_cfg->PcieClkSrcClkReq, config->PcieClkSrcClkReq,
|
memcpy(m_cfg->PcieClkSrcClkReq, config->PcieClkSrcClkReq,
|
||||||
sizeof(config->PcieClkSrcClkReq));
|
sizeof(config->PcieClkSrcClkReq));
|
||||||
|
|
||||||
m_cfg->PrmrrSize = config->PrmrrSize;
|
m_cfg->PrmrrSize = get_prmrr_size();
|
||||||
m_cfg->EnableC6Dram = config->enable_c6dram;
|
m_cfg->EnableC6Dram = config->enable_c6dram;
|
||||||
/* Disable BIOS Guard */
|
/* Disable BIOS Guard */
|
||||||
m_cfg->BiosGuard = 0;
|
m_cfg->BiosGuard = 0;
|
||||||
|
Loading…
x
Reference in New Issue
Block a user