diff --git a/src/mainboard/google/kahlee/dsdt.asl b/src/mainboard/google/kahlee/dsdt.asl index 6c53481d1b..3f91c7a4a9 100644 --- a/src/mainboard/google/kahlee/dsdt.asl +++ b/src/mainboard/google/kahlee/dsdt.asl @@ -13,6 +13,8 @@ * GNU General Public License for more details. */ +#include "ec.h" + /* DefinitionBlock Statement */ DefinitionBlock ( "DSDT.AML", /* Output filename */ @@ -25,6 +27,9 @@ DefinitionBlock ( { /* Start of ASL file */ /* #include */ /* as needed */ + /* global NVS and variables */ + #include + /* Globals for the platform */ #include "acpi/mainboard.asl" @@ -74,6 +79,18 @@ DefinitionBlock ( } /* End \_SB scope */ + /* Chrome OS specific */ + #include + + /* Chrome OS Embedded Controller */ + Scope (\_SB.PCI0.LPCB) + { + /* ACPI code for EC SuperIO functions */ + #include + /* ACPI code for EC functions */ + #include + } + /* Describe SMBUS for the Southbridge */ #include diff --git a/src/mainboard/google/kahlee/ec.c b/src/mainboard/google/kahlee/ec.c index da0f855331..71c6e1023c 100644 --- a/src/mainboard/google/kahlee/ec.c +++ b/src/mainboard/google/kahlee/ec.c @@ -15,6 +15,7 @@ #include #include +#include #include "ec.h" #include #include diff --git a/src/mainboard/google/kahlee/ec.h b/src/mainboard/google/kahlee/ec.h index 5b7740bbee..b8b5af802a 100644 --- a/src/mainboard/google/kahlee/ec.h +++ b/src/mainboard/google/kahlee/ec.h @@ -17,7 +17,6 @@ #define MAINBOARD_EC_H #include -#include #include /* GPIO_S0_000 is EC_SCI#, but it is bit 24 in GPE_STS */ @@ -59,4 +58,12 @@ EC_HOST_EVENT_MASK(EC_HOST_EVENT_BATTERY_SHUTDOWN) |\ EC_HOST_EVENT_MASK(EC_HOST_EVENT_PANIC)) +/* Enable LID switch */ +#define EC_ENABLE_LID_SWITCH + +#define SIO_EC_MEMMAP_ENABLE /* EC Memory Map Resources */ +#define SIO_EC_HOST_ENABLE /* EC Host Interface Resources */ +#define SIO_EC_ENABLE_PS2K /* Enable PS/2 Keyboard */ +#define SIO_EC_ENABLE_COM1 /* Enable Serial Port 1 */ + #endif