soc/mediatek/mt8186: Enable mmu operation for L2C SRAM and DMA
1. Turn off L2C SRAM and reconfigure as L2 cache Mediatek SoC uses part of the L2 cache as SRAM before DRAM is ready. After DRAM is ready, we should invoke disable_l2c_sram to reconfigure the L2C SRAM as L2 cache. 2. Configure DMA buffer in DRAM Set DRAM DMA to be non-cacheable to load blob correctly. TEST=build pass BUG=b:202871018 Signed-off-by: Rex-BC Chen <rex-bc.chen@mediatek.com> Change-Id: If56d29cdd7d9dfaed05e129754aa1f887a581482 Reviewed-on: https://review.coreboot.org/c/coreboot/+/59247 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Yu-Ping Wu <yupingso@google.com>
This commit is contained in:
@@ -22,6 +22,7 @@ romstage-y += ../common/cbmem.c
|
|||||||
romstage-y += emi.c
|
romstage-y += emi.c
|
||||||
romstage-y += ../common/flash_controller.c
|
romstage-y += ../common/flash_controller.c
|
||||||
romstage-y += ../common/gpio.c gpio.c
|
romstage-y += ../common/gpio.c gpio.c
|
||||||
|
romstage-y += ../common/mmu_operations.c ../common/mmu_cmops.c
|
||||||
romstage-$(CONFIG_SPI_FLASH) += ../common/spi.c spi.c
|
romstage-$(CONFIG_SPI_FLASH) += ../common/spi.c spi.c
|
||||||
romstage-y += ../common/timer.c timer.c
|
romstage-y += ../common/timer.c timer.c
|
||||||
romstage-y += ../common/uart.c
|
romstage-y += ../common/uart.c
|
||||||
@@ -31,6 +32,7 @@ romstage-y += ../common/pmic_wrap.c pmic_wrap.c mt6366.c
|
|||||||
ramstage-y += emi.c
|
ramstage-y += emi.c
|
||||||
ramstage-y += ../common/flash_controller.c
|
ramstage-y += ../common/flash_controller.c
|
||||||
ramstage-y += ../common/gpio.c gpio.c
|
ramstage-y += ../common/gpio.c gpio.c
|
||||||
|
ramstage-y += ../common/mmu_operations.c ../common/mmu_cmops.c
|
||||||
ramstage-$(CONFIG_SPI_FLASH) += ../common/spi.c spi.c
|
ramstage-$(CONFIG_SPI_FLASH) += ../common/spi.c spi.c
|
||||||
ramstage-y += soc.c
|
ramstage-y += soc.c
|
||||||
ramstage-y += ../common/timer.c timer.c
|
ramstage-y += ../common/timer.c timer.c
|
||||||
|
@@ -942,6 +942,6 @@ check_member(mt8186_mcucfg_regs, mcusys_reserved_reg1_rd, 0x7ff4);
|
|||||||
check_member(mt8186_mcucfg_regs, mcusys_reserved_reg2_rd, 0x7ff8);
|
check_member(mt8186_mcucfg_regs, mcusys_reserved_reg2_rd, 0x7ff8);
|
||||||
check_member(mt8186_mcucfg_regs, mcusys_reserved_reg3_rd, 0x7ffc);
|
check_member(mt8186_mcucfg_regs, mcusys_reserved_reg3_rd, 0x7ffc);
|
||||||
|
|
||||||
static struct mt8186_mcucfg_regs *const mt8186_mcucfg = (void *)MCUCFG_BASE;
|
static struct mt8186_mcucfg_regs *const mtk_mcucfg = (void *)MCUCFG_BASE;
|
||||||
|
|
||||||
#endif /* SOC_MEDIATEK_MT8186_MCUCFG_H */
|
#endif /* SOC_MEDIATEK_MT8186_MCUCFG_H */
|
||||||
|
@@ -425,13 +425,13 @@ void mt_pll_init(void)
|
|||||||
setbits32(&mtk_topckgen->clk_misc_cfg_0, ARMPLL_DIVIDER_PLL1_EN);
|
setbits32(&mtk_topckgen->clk_misc_cfg_0, ARMPLL_DIVIDER_PLL1_EN);
|
||||||
setbits32(&mtk_topckgen->clk_misc_cfg_0, ARMPLL_DIVIDER_PLL2_EN);
|
setbits32(&mtk_topckgen->clk_misc_cfg_0, ARMPLL_DIVIDER_PLL2_EN);
|
||||||
|
|
||||||
clrsetbits32(&mt8186_mcucfg->cpu_plldiv_cfg0, MCU_DIV_MASK, MCU_DIV_1);
|
clrsetbits32(&mtk_mcucfg->cpu_plldiv_cfg0, MCU_DIV_MASK, MCU_DIV_1);
|
||||||
clrsetbits32(&mt8186_mcucfg->cpu_plldiv_cfg1, MCU_DIV_MASK, MCU_DIV_1);
|
clrsetbits32(&mtk_mcucfg->cpu_plldiv_cfg1, MCU_DIV_MASK, MCU_DIV_1);
|
||||||
clrsetbits32(&mt8186_mcucfg->bus_plldiv_cfg, MCU_DIV_MASK, MCU_DIV_1);
|
clrsetbits32(&mtk_mcucfg->bus_plldiv_cfg, MCU_DIV_MASK, MCU_DIV_1);
|
||||||
|
|
||||||
clrsetbits32(&mt8186_mcucfg->cpu_plldiv_cfg0, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
clrsetbits32(&mtk_mcucfg->cpu_plldiv_cfg0, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
||||||
clrsetbits32(&mt8186_mcucfg->cpu_plldiv_cfg1, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
clrsetbits32(&mtk_mcucfg->cpu_plldiv_cfg1, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
||||||
clrsetbits32(&mt8186_mcucfg->bus_plldiv_cfg, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
clrsetbits32(&mtk_mcucfg->bus_plldiv_cfg, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
||||||
|
|
||||||
write32(&mt8186_infracfg_ao->infra_bus_dcm_ctrl, 0x805f0603);
|
write32(&mt8186_infracfg_ao->infra_bus_dcm_ctrl, 0x805f0603);
|
||||||
write32(&mt8186_infracfg_ao->peri_bus_dcm_ctrl, 0xb07f0603);
|
write32(&mt8186_infracfg_ao->peri_bus_dcm_ctrl, 0xb07f0603);
|
||||||
@@ -450,7 +450,7 @@ void mt_pll_init(void)
|
|||||||
void mt_pll_raise_little_cpu_freq(u32 freq)
|
void mt_pll_raise_little_cpu_freq(u32 freq)
|
||||||
{
|
{
|
||||||
/* switch clock source to intermediate clock */
|
/* switch clock source to intermediate clock */
|
||||||
clrsetbits32(&mt8186_mcucfg->cpu_plldiv_cfg0, MCU_MUX_MASK, MCU_MUX_SRC_26M);
|
clrsetbits32(&mtk_mcucfg->cpu_plldiv_cfg0, MCU_MUX_MASK, MCU_MUX_SRC_26M);
|
||||||
|
|
||||||
/* disable armpll_ll frequency output */
|
/* disable armpll_ll frequency output */
|
||||||
clrbits32(plls[APMIXED_ARMPLL_LL].reg, MT8186_PLL_EN);
|
clrbits32(plls[APMIXED_ARMPLL_LL].reg, MT8186_PLL_EN);
|
||||||
@@ -463,13 +463,13 @@ void mt_pll_raise_little_cpu_freq(u32 freq)
|
|||||||
udelay(PLL_EN_DELAY);
|
udelay(PLL_EN_DELAY);
|
||||||
|
|
||||||
/* switch clock source back to armpll_ll */
|
/* switch clock source back to armpll_ll */
|
||||||
clrsetbits32(&mt8186_mcucfg->cpu_plldiv_cfg0, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
clrsetbits32(&mtk_mcucfg->cpu_plldiv_cfg0, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
||||||
}
|
}
|
||||||
|
|
||||||
void mt_pll_raise_cci_freq(u32 freq)
|
void mt_pll_raise_cci_freq(u32 freq)
|
||||||
{
|
{
|
||||||
/* switch clock source to intermediate clock */
|
/* switch clock source to intermediate clock */
|
||||||
clrsetbits32(&mt8186_mcucfg->bus_plldiv_cfg, MCU_MUX_MASK, MCU_MUX_SRC_26M);
|
clrsetbits32(&mtk_mcucfg->bus_plldiv_cfg, MCU_MUX_MASK, MCU_MUX_SRC_26M);
|
||||||
|
|
||||||
/* disable ccipll frequency output */
|
/* disable ccipll frequency output */
|
||||||
clrbits32(plls[APMIXED_CCIPLL].reg, MT8186_PLL_EN);
|
clrbits32(plls[APMIXED_CCIPLL].reg, MT8186_PLL_EN);
|
||||||
@@ -482,7 +482,7 @@ void mt_pll_raise_cci_freq(u32 freq)
|
|||||||
udelay(PLL_EN_DELAY);
|
udelay(PLL_EN_DELAY);
|
||||||
|
|
||||||
/* switch clock source back to ccipll */
|
/* switch clock source back to ccipll */
|
||||||
clrsetbits32(&mt8186_mcucfg->bus_plldiv_cfg, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
clrsetbits32(&mtk_mcucfg->bus_plldiv_cfg, MCU_MUX_MASK, MCU_MUX_SRC_PLL);
|
||||||
}
|
}
|
||||||
|
|
||||||
u32 mt_fmeter_get_freq_khz(enum fmeter_type type, u32 id)
|
u32 mt_fmeter_get_freq_khz(enum fmeter_type type, u32 id)
|
||||||
|
@@ -2,6 +2,7 @@
|
|||||||
|
|
||||||
#include <device/device.h>
|
#include <device/device.h>
|
||||||
#include <soc/emi.h>
|
#include <soc/emi.h>
|
||||||
|
#include <soc/mmu_operations.h>
|
||||||
#include <symbols.h>
|
#include <symbols.h>
|
||||||
|
|
||||||
static void soc_read_resources(struct device *dev)
|
static void soc_read_resources(struct device *dev)
|
||||||
@@ -11,6 +12,7 @@ static void soc_read_resources(struct device *dev)
|
|||||||
|
|
||||||
static void soc_init(struct device *dev)
|
static void soc_init(struct device *dev)
|
||||||
{
|
{
|
||||||
|
mtk_mmu_disable_l2c_sram();
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct device_operations soc_ops = {
|
static struct device_operations soc_ops = {
|
||||||
|
Reference in New Issue
Block a user