Files
system76-coreboot/src/include
Kyösti Mälkki 0d6ddf8da7 cpu/x86/tsc: Flip and rename TSC_CONSTANT_RATE to UNKNOWN_TSC_RATE
The x86 timers are a bit of a mess. Cases where different stages use
different counters and timestamps use different counters from udelays.

The original intention was to only flip TSC_CONSTANT_RATE Kconfig
to NOT_CONSTANT_TSC_RATE. The name would be incorrect though, those
counters do run with a constant rate but we just lack tsc_freq_mhz()
implementation for three platforms.

Note that for boards with UNKNOWN_TSC_RATE=y, each stage will have a
slow run of calibrate_tsc_with_pit(). This is easy enough to fix with
followup implementation of tsc_freq_mhz() for the platforms.

Implementations with LAPIC_MONOTONIC_TIMER typically will not have
tsc_freq_mhz() implemented and default to UNKNOWN_TSC_RATE. However,
as they don't use TSC for udelay() the slow calibrate_tsc_with_pit()
is avoided.

Because x86/tsc_delay.tsc was using two different guards and nb/via/vx900
claimed UDELAY_TSC, but pulled UDELAY_IO implementation, we also switch
that romstage to use UDELAY_TSC.

Change-Id: I1690cb80295d6b006b75ed69edea28899b674b68
Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/33928
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
Reviewed-by: Aaron Durbin <adurbin@chromium.org>
2019-11-03 06:15:35 +00:00
..
2015-04-22 08:50:54 +02:00
2019-05-12 07:47:45 +00:00
2019-07-31 10:57:30 +00:00
2018-04-17 10:46:13 +00:00
2019-06-24 21:15:14 +00:00
2019-09-19 09:28:55 +00:00
2016-12-13 19:15:22 +01:00
2018-06-19 18:10:05 +00:00
2019-06-21 09:22:31 +00:00
2019-09-27 21:59:44 +00:00
2018-10-08 16:57:27 +00:00
2019-06-04 13:33:40 +00:00
2019-09-14 11:16:17 +00:00
2016-12-08 16:10:28 +01:00
2018-10-31 15:29:42 +00:00
2019-06-10 18:02:33 +00:00
2018-11-01 11:25:07 +00:00
2019-09-14 11:16:17 +00:00
2019-09-23 21:38:50 +00:00
2019-11-01 11:38:22 +00:00