They're listed in AUTHORS and often incorrect anyway, for example: - What's a "Copyright $year-present"? - Which incarnation of Google (Inc, LLC, ...) is the current copyright holder? - People sometimes have their editor auto-add themselves to files even though they only deleted stuff - Or they let the editor automatically update the copyright year, because why not? - Who is the copyright holder "The coreboot project Authors"? - Or "Generated Code"? Sidestep all these issues by simply not putting these notices in individual files, let's list all copyright holders in AUTHORS instead and use the git history to deal with the rest. Change-Id: I57fc98788bb47df16d6aedd0f0701e9991801743 Signed-off-by: Patrick Georgi <pgeorgi@google.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/39606 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Wim Vervoorn <wvervoorn@eltan.com> Reviewed-by: Angel Pons <th3fanbus@gmail.com> Reviewed-by: David Hendricks <david.hendricks@gmail.com> Reviewed-by: Frans Hendriks <fhendriks@eltan.com> Reviewed-by: Tristan Corrick <tristan@corrick.kiwi>
77 lines
2.1 KiB
Plaintext
77 lines
2.1 KiB
Plaintext
#
|
|
# This file is part of the coreboot project.
|
|
#
|
|
#
|
|
# This program is free software; you can redistribute it and/or modify
|
|
# it under the terms of the GNU General Public License as published by
|
|
# the Free Software Foundation; version 2 of the License.
|
|
#
|
|
# This program is distributed in the hope that it will be useful,
|
|
# but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
# GNU General Public License for more details.
|
|
#
|
|
chip soc/amd/stoneyridge
|
|
|
|
register "spd_addr_lookup" = "
|
|
{
|
|
#if CONFIG(AMD_APU_MERLINFALCON)
|
|
{ {0xA0, 0x00}, {0xA4, 0x00} }, // socket 0 - Channel 0 & 1, slot 0
|
|
#else
|
|
{ {0xA0, 0x00} }, // socket 0 - Channel 0, slot 0
|
|
#endif
|
|
}"
|
|
|
|
register "uma_mode" = "UMAMODE_AUTO_LEGACY"
|
|
|
|
device cpu_cluster 0 on
|
|
device lapic 10 on end
|
|
end
|
|
|
|
device domain 0 on
|
|
subsystemid 0x1022 0x1410 inherit
|
|
device pci 0.0 on end # Root Complex
|
|
device pci 1.0 on end # Internal Graphics P2P bridge 0x9874
|
|
device pci 1.1 on end # Internal Multimedia
|
|
device pci 2.0 on end # PCIe Host Bridge
|
|
device pci 2.1 on end # mini PCIe slot x1
|
|
device pci 2.3 on end # LAN RTL8111F
|
|
device pci 2.4 on end # LAN RTL8111F
|
|
device pci 3.0 on end # GFX host bridge
|
|
device pci 8.0 on end # PSP
|
|
device pci 9.0 on end # HDA
|
|
device pci 9.2 on end # HDA
|
|
device pci 10.0 on end # USB xHCI
|
|
device pci 11.0 on end # SATA
|
|
device pci 12.0 on end # USB EHCI
|
|
device pci 14.0 on end # SM
|
|
device pci 14.3 on # LPC 0x439d
|
|
chip superio/fintek/f81803a
|
|
device pnp 4e.1 on # COM1
|
|
io 0x60 = 0x3f8
|
|
irq 0x70 = 4
|
|
end
|
|
device pnp 4e.2 on # COM2
|
|
io 0x60 = 0x2f8
|
|
irq 0x70 = 3
|
|
end
|
|
device pnp 4e.4 on # HWM
|
|
io 0x60 = 0x220
|
|
irq 0x70 = 0
|
|
end
|
|
device pnp 4e.5 off end # KBC
|
|
device pnp 4e.6 off end # GPIO
|
|
device pnp 4e.7 off end # WDT
|
|
device pnp 4e.a off end # PME
|
|
end # f81803a
|
|
end # LPC
|
|
device pci 14.7 on end # SD
|
|
device pci 18.0 on end
|
|
device pci 18.1 on end
|
|
device pci 18.2 on end
|
|
device pci 18.3 on end
|
|
device pci 18.4 on end
|
|
device pci 18.5 on end
|
|
end #domain
|
|
end #soc/amd/stoneyridge
|