This patch helps to save 10.200ms of booting time without any issue
seen during MP Init. All cores are out from reset and alive.
Port the Alder Lake 'commit 6526e78967
("soc/intel/alderlake: Select X86_INIT_NEED_1_SIPI Kconfig for RPL")' also to Meteor Lake.
Additionally, no performance degradation is observed while running
benchmarks.
BUG=b:211770003
TEST=Able to boot Google, Rex to ChromeOS with all cores enabled.
Without this patch:
30:device enumeration 1,480,217 (28,232)
With this patch:
30:device enumeration 1,472,466 (18,334)
Signed-off-by: Subrata Banik <subratabanik@google.com>
Change-Id: Iec21470b9b34514169789c39bdc3be4e4ff6c7b5
Reviewed-on: https://review.coreboot.org/c/coreboot/+/69851
Reviewed-by: Eric Lai <eric_lai@quanta.corp-partner.google.com>
Reviewed-by: Kapil Porwal <kapilporwal@google.com>
Reviewed-by: Tarun Tuli <taruntuli@google.com>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
333 lines
7.6 KiB
Plaintext
333 lines
7.6 KiB
Plaintext
config SOC_INTEL_METEORLAKE
|
|
bool
|
|
help
|
|
Intel Meteorlake support
|
|
|
|
if SOC_INTEL_METEORLAKE
|
|
|
|
config CPU_SPECIFIC_OPTIONS
|
|
def_bool y
|
|
select ACPI_INTEL_HARDWARE_SLEEP_VALUES
|
|
select ARCH_X86
|
|
select BOOT_DEVICE_SUPPORTS_WRITES
|
|
select CACHE_MRC_SETTINGS
|
|
select CPU_INTEL_COMMON
|
|
select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
|
|
select CPU_SUPPORTS_INTEL_TME
|
|
select CPU_SUPPORTS_PM_TIMER_EMULATION
|
|
select DEFAULT_X2APIC_LATE_WORKAROUND
|
|
select DISPLAY_FSP_VERSION_INFO
|
|
select DRIVERS_USB_ACPI
|
|
select EDK2_CPU_TIMER_LIB if PAYLOAD_EDK2
|
|
select FSP_COMPRESS_FSP_S_LZ4
|
|
select FAST_SPI_SUPPORTS_EXT_BIOS_WINDOW
|
|
select FSP_M_XIP
|
|
select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
|
|
select FSP_USES_CB_DEBUG_EVENT_HANDLER
|
|
select FSPS_HAS_ARCH_UPD
|
|
select GENERIC_GPIO_LIB
|
|
select HAVE_DEBUG_RAM_SETUP
|
|
select HAVE_FSP_GOP
|
|
select HAVE_SMI_HANDLER
|
|
select IDT_IN_EVERY_STAGE
|
|
select INTEL_CAR_NEM
|
|
select INTEL_DESCRIPTOR_MODE_CAPABLE
|
|
select INTEL_GMA_ACPI
|
|
select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
|
|
select IOAPIC
|
|
select MICROCODE_BLOB_UNDISCLOSED
|
|
select MRC_SETTINGS_PROTECT
|
|
select PARALLEL_MP_AP_WORK
|
|
select PLATFORM_USES_FSP2_3
|
|
select PMC_GLOBAL_RESET_ENABLE_LOCK
|
|
select SOC_INTEL_COMMON
|
|
select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
|
|
select SOC_INTEL_COMMON_BLOCK
|
|
select SOC_INTEL_COMMON_BLOCK_ACPI
|
|
select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
|
|
select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
|
|
select SOC_INTEL_COMMON_BLOCK_ACPI_PEP
|
|
select SOC_INTEL_COMMON_BLOCK_ACPI_PEP_LPM_REQ
|
|
select SOC_INTEL_COMMON_BLOCK_CAR
|
|
select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
|
|
select SOC_INTEL_COMMON_BLOCK_CNVI
|
|
select SOC_INTEL_COMMON_BLOCK_CPU
|
|
select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
|
|
select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
|
|
select SOC_INTEL_COMMON_BLOCK_DTT
|
|
select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
|
|
select SOC_INTEL_COMMON_BLOCK_GPIO_LOCK_USING_PCR
|
|
select SOC_INTEL_COMMON_BLOCK_GPIO_PMODE_4BITS
|
|
select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
|
|
select SOC_INTEL_COMMON_BLOCK_HDA
|
|
select SOC_INTEL_COMMON_BLOCK_HECI1_DISABLE_USING_PMC_IPC if DISABLE_HECI1_AT_PRE_BOOT
|
|
select SOC_INTEL_COMMON_BLOCK_IPU
|
|
select SOC_INTEL_COMMON_BLOCK_IOE_P2SB
|
|
select SOC_INTEL_COMMON_BLOCK_MEMINIT
|
|
select SOC_INTEL_COMMON_BLOCK_PCIE_RTD3
|
|
select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
|
|
select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
|
|
select SOC_INTEL_COMMON_BLOCK_SA
|
|
select SOC_INTEL_COMMON_BLOCK_SMM
|
|
select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
|
|
select SOC_INTEL_COMMON_BLOCK_TCSS
|
|
select SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC
|
|
select SOC_INTEL_COMMON_BLOCK_USB4
|
|
select SOC_INTEL_COMMON_BLOCK_USB4_PCIE
|
|
select SOC_INTEL_COMMON_BLOCK_USB4_XHCI
|
|
select SOC_INTEL_COMMON_BLOCK_XHCI
|
|
select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
|
|
select SOC_INTEL_COMMON_BASECODE
|
|
select SOC_INTEL_COMMON_FSP_RESET
|
|
select SOC_INTEL_COMMON_PCH_CLIENT
|
|
select SOC_INTEL_COMMON_RESET
|
|
select SOC_INTEL_COMMON_BLOCK_IOC
|
|
select SOC_INTEL_CSE_SET_EOP
|
|
select SOC_INTEL_GFX_NON_PREFETCHABLE_MMIO
|
|
select SOC_INTEL_MEM_MAPPED_PM_CONFIGURATION
|
|
select SSE2
|
|
select SUPPORT_CPU_UCODE_IN_CBFS
|
|
select TSC_MONOTONIC_TIMER
|
|
select UDELAY_TSC
|
|
select UDK_202111_BINDING
|
|
select X86_INIT_NEED_1_SIPI
|
|
|
|
config MAX_CPUS
|
|
int
|
|
default 22
|
|
|
|
config DCACHE_RAM_BASE
|
|
default 0xfef00000
|
|
|
|
config DCACHE_RAM_SIZE
|
|
default 0xc0000
|
|
help
|
|
The size of the cache-as-ram region required during bootblock
|
|
and/or romstage.
|
|
|
|
config DCACHE_BSP_STACK_SIZE
|
|
hex
|
|
default 0x80400
|
|
help
|
|
The amount of anticipated stack usage in CAR by bootblock and
|
|
other stages. In the case of FSP_USES_CB_STACK default value will be
|
|
sum of FSP-M stack requirement(512KiB) and CB romstage stack requirement
|
|
(~1KiB).
|
|
|
|
config FSP_TEMP_RAM_SIZE
|
|
hex
|
|
default 0x20000
|
|
help
|
|
The amount of anticipated heap usage in CAR by FSP.
|
|
Refer to Platform FSP integration guide document to know
|
|
the exact FSP requirement for Heap setup.
|
|
|
|
config CHIPSET_DEVICETREE
|
|
string
|
|
default "soc/intel/meteorlake/chipset.cb"
|
|
|
|
config EXT_BIOS_WIN_BASE
|
|
default 0xf8000000
|
|
|
|
config EXT_BIOS_WIN_SIZE
|
|
default 0x2000000
|
|
|
|
config IFD_CHIPSET
|
|
string
|
|
default "mtl"
|
|
|
|
config IED_REGION_SIZE
|
|
hex
|
|
default 0x400000
|
|
|
|
config HEAP_SIZE
|
|
hex
|
|
default 0x10000
|
|
|
|
# Intel recommends reserving the PCIe TBT root port resources as below:
|
|
# - 42 buses
|
|
# - 194 MiB Non-prefetchable memory
|
|
# - 448 MiB Prefetchable memory
|
|
if SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
|
|
|
|
config PCIEXP_HOTPLUG_BUSES
|
|
int
|
|
default 42
|
|
|
|
config PCIEXP_HOTPLUG_MEM
|
|
hex
|
|
default 0xc200000
|
|
|
|
config PCIEXP_HOTPLUG_PREFETCH_MEM
|
|
hex
|
|
default 0x1c000000
|
|
|
|
endif # SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
|
|
|
|
config MAX_TBT_ROOT_PORTS
|
|
int
|
|
default 4
|
|
|
|
config MAX_ROOT_PORTS
|
|
int
|
|
default 12
|
|
|
|
config MAX_PCIE_CLOCK_SRC
|
|
int
|
|
default 9
|
|
|
|
config SMM_TSEG_SIZE
|
|
hex
|
|
default 0x800000
|
|
|
|
config SMM_RESERVED_SIZE
|
|
hex
|
|
default 0x200000
|
|
|
|
config PCR_BASE_ADDRESS
|
|
hex
|
|
default 0xe0000000
|
|
help
|
|
This option allows you to select MMIO Base Address of sideband bus.
|
|
|
|
config ECAM_MMCONF_BASE_ADDRESS
|
|
default 0xc0000000
|
|
|
|
config CPU_BCLK_MHZ
|
|
int
|
|
default 100
|
|
|
|
config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
|
|
int
|
|
default 120
|
|
|
|
config CPU_XTAL_HZ
|
|
default 38400000
|
|
|
|
config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
|
|
int
|
|
default 133
|
|
|
|
config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
|
|
int
|
|
default 3
|
|
|
|
config SOC_INTEL_I2C_DEV_MAX
|
|
int
|
|
default 6
|
|
|
|
config SOC_INTEL_UART_DEV_MAX
|
|
int
|
|
default 3
|
|
|
|
config SOC_INTEL_USB2_DEV_MAX
|
|
int
|
|
default 10
|
|
|
|
config SOC_INTEL_USB3_DEV_MAX
|
|
int
|
|
default 2
|
|
|
|
config CONSOLE_UART_BASE_ADDRESS
|
|
hex
|
|
default 0xfe02c000
|
|
depends on INTEL_LPSS_UART_FOR_CONSOLE
|
|
|
|
config VBT_DATA_SIZE_KB
|
|
int
|
|
default 9
|
|
|
|
# Clock divider parameters for 115200 baud rate
|
|
# Baudrate = (UART source clock * M) /(N *16)
|
|
# MTL UART source clock: 100MHz
|
|
config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
|
|
hex
|
|
default 0x25a
|
|
|
|
config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
|
|
hex
|
|
default 0x7fff
|
|
|
|
config VBOOT
|
|
select VBOOT_SEPARATE_VERSTAGE
|
|
select VBOOT_MUST_REQUEST_DISPLAY
|
|
select VBOOT_STARTS_IN_BOOTBLOCK
|
|
select VBOOT_VBNV_CMOS
|
|
select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
|
|
select VBOOT_X86_SHA256_ACCELERATION
|
|
|
|
# Default hash block size is 1KiB. Increasing it to 4KiB to improve
|
|
# hashing time as well as read time.
|
|
config VBOOT_HASH_BLOCK_SIZE
|
|
hex
|
|
default 0x1000
|
|
|
|
config CBFS_SIZE
|
|
hex
|
|
default 0x200000
|
|
|
|
config PRERAM_CBMEM_CONSOLE_SIZE
|
|
hex
|
|
default 0x1400
|
|
|
|
config FSP_HEADER_PATH
|
|
string "Location of FSP headers"
|
|
default "src/vendorcode/intel/fsp/fsp2_0/meteorlake/"
|
|
|
|
config FSP_FD_PATH
|
|
string
|
|
depends on FSP_USE_REPO
|
|
default "3rdparty/fsp/MeteorLakeFspBinPkg/Fsp.fd"
|
|
|
|
config SOC_INTEL_METEORLAKE_DEBUG_CONSENT
|
|
int "Debug Consent for MTL"
|
|
# USB DBC is more common for developers so make this default to 3 if
|
|
# SOC_INTEL_DEBUG_CONSENT=y
|
|
default 3 if SOC_INTEL_DEBUG_CONSENT
|
|
default 0
|
|
help
|
|
This is to control debug interface on SOC.
|
|
Setting non-zero value will allow to use DBC or DCI to debug SOC.
|
|
PlatformDebugConsent in FspmUpd.h has the details.
|
|
|
|
Desired platform debug type are
|
|
0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
|
|
3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
|
|
6:Enable (2-wire DCI OOB), 7:Manual
|
|
|
|
config DATA_BUS_WIDTH
|
|
int
|
|
default 128
|
|
|
|
config DIMMS_PER_CHANNEL
|
|
int
|
|
default 2
|
|
|
|
config MRC_CHANNEL_WIDTH
|
|
int
|
|
default 16
|
|
|
|
config SOC_INTEL_GFX_FRAMEBUFFER_OFFSET
|
|
hex
|
|
default 0x800000
|
|
|
|
choice
|
|
prompt "Multiprocessor (MP) Initialization configuration to use"
|
|
default MTL_USE_FSP_MP_INIT
|
|
|
|
config MTL_USE_FSP_MP_INIT
|
|
bool "Use FSP MP init"
|
|
select MP_SERVICES_PPI_V2
|
|
help
|
|
Upon selection, coreboot brings APs from reset and the FSP runs feature programming.
|
|
|
|
config MTL_USE_COREBOOT_MP_INIT
|
|
bool "Use coreboot MP init"
|
|
select RELOAD_MICROCODE_PATCH
|
|
help
|
|
Upon selection, coreboot performs MP Initialization that includes feature programming.
|
|
|
|
endchoice
|
|
|
|
endif
|