Change-Id: I879352c61e041ffefa87e1307e2b650a30f826a4 Signed-off-by: Tim Crawford <tcrawford@system76.com>
149 lines
4.7 KiB
Plaintext
149 lines
4.7 KiB
Plaintext
chip soc/intel/cannonlake
|
|
register "common_soc_config" = "{
|
|
// Touchpad I2C bus
|
|
.i2c[0] = {
|
|
.speed = I2C_SPEED_FAST,
|
|
.rise_time_ns = 80,
|
|
.fall_time_ns = 110,
|
|
},
|
|
}"
|
|
|
|
# CPU (soc/intel/cannonlake/cpu.c)
|
|
# Power limit
|
|
register "power_limits_config" = "{
|
|
.tdp_pl1_override = 45,
|
|
.tdp_pl2_override = 78,
|
|
}"
|
|
|
|
# Enable Enhanced Intel SpeedStep
|
|
register "eist_enable" = "1"
|
|
|
|
# FSP Memory (soc/intel/cannonlake/romstage/fsp_params.c)
|
|
register "enable_c6dram" = "1"
|
|
|
|
# FSP Silicon (soc/intel/cannonlake/fsp_params.c)
|
|
# Serial I/O
|
|
register "SerialIoDevMode" = "{
|
|
[PchSerialIoIndexI2C0] = PchSerialIoPci, // Touchpad I2C bus
|
|
[PchSerialIoIndexI2C1] = PchSerialIoPci,
|
|
[PchSerialIoIndexUART2] = PchSerialIoPci, // Debug console
|
|
}"
|
|
|
|
# Misc
|
|
register "AcousticNoiseMitigation" = "1"
|
|
|
|
# TODO: Copied from oryp5
|
|
# Power
|
|
register "PchPmSlpS3MinAssert" = "3" # 50ms
|
|
register "PchPmSlpS4MinAssert" = "1" # 1s
|
|
register "PchPmSlpSusMinAssert" = "4" # 4s
|
|
register "PchPmSlpAMinAssert" = "4" # 2s
|
|
|
|
# Thermal
|
|
register "tcc_offset" = "13"
|
|
|
|
# Serial IRQ Continuous
|
|
register "serirq_mode" = "SERIRQ_CONTINUOUS"
|
|
|
|
# PM Util (soc/intel/cannonlake/pmutil.c)
|
|
# GPE configuration
|
|
# Note that GPE events called out in ASL code rely on this
|
|
# route. i.e. If this route changes then the affected GPE
|
|
# offset bits also need to be changed.
|
|
# TODO: Copied from oryp5
|
|
register "gpe0_dw0" = "PMC_GPP_B"
|
|
register "gpe0_dw1" = "PMC_GPP_G"
|
|
register "gpe0_dw2" = "PMC_GPP_E"
|
|
|
|
# Actual device tree
|
|
device cpu_cluster 0 on
|
|
device lapic 0 on end
|
|
end
|
|
|
|
device domain 0 on
|
|
# TODO: SSID
|
|
#subsystemid 0x1558 inherit
|
|
device pci 00.0 on end # Host Bridge
|
|
device pci 01.0 on # GPU Port
|
|
# PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)
|
|
register "PcieClkSrcUsage[8]" = "0x40"
|
|
register "PcieClkSrcClkReq[8]" = "8"
|
|
end
|
|
device pci 02.0 on # Integrated Graphics Device
|
|
register "gfx" = "GMA_DEFAULT_PANEL(0)"
|
|
end
|
|
device pci 04.0 on # SA Thermal device
|
|
register "Device4Enable" = "1"
|
|
end
|
|
device pci 12.0 on end # Thermal Subsystem
|
|
device pci 12.5 off end # UFS SCS
|
|
device pci 12.6 off end # GSPI #2
|
|
device pci 13.0 off end # Integrated Sensor Hub
|
|
device pci 14.0 on end # USB xHCI
|
|
device pci 14.1 off end # USB xDCI (OTG)
|
|
device pci 14.2 on end # Shared SRAM
|
|
device pci 14.3 on end # CNVi wifi
|
|
device pci 14.5 off end # SDCard
|
|
device pci 15.0 off end # I2C #0
|
|
device pci 15.1 on end # I2C #1
|
|
device pci 15.2 off end # I2C #2
|
|
device pci 15.3 off end # I2C #3
|
|
device pci 16.0 off end # Management Engine Interface 1
|
|
device pci 16.1 off end # Management Engine Interface 2
|
|
device pci 16.2 off end # Management Engine IDE-R
|
|
device pci 16.3 off end # Management Engine KT Redirection
|
|
device pci 16.4 off end # Management Engine Interface 3
|
|
device pci 16.5 off end # Management Engine Interface 4
|
|
device pci 17.0 off end # SATA
|
|
device pci 19.0 off end # I2C #4
|
|
device pci 19.1 off end # I2C #5
|
|
device pci 19.2 on end # UART #2
|
|
device pci 1a.0 off end # eMMC
|
|
device pci 1b.0 off end # PCI Express Port 17
|
|
device pci 1b.1 off end # PCI Express Port 18
|
|
device pci 1b.2 off end # PCI Express Port 19
|
|
device pci 1b.3 off end # PCI Express Port 20
|
|
device pci 1b.4 off end # PCI Express Port 21
|
|
device pci 1b.5 off end # PCI Express Port 22
|
|
device pci 1b.6 off end # PCI Express Port 23
|
|
device pci 1b.7 off end # PCI Express Port 24
|
|
device pci 1c.0 off end # PCI Express Port 1
|
|
device pci 1c.1 off end # PCI Express Port 2
|
|
device pci 1c.2 off end # PCI Express Port 3
|
|
device pci 1c.3 off end # PCI Express Port 4
|
|
device pci 1c.4 off end # PCI Express Port 5
|
|
device pci 1c.5 off end # PCI Express Port 6
|
|
device pci 1c.6 off end # PCI Express Port 7
|
|
device pci 1c.7 off end # PCI Express Port 8
|
|
device pci 1d.0 off end # PCI Express Port 9
|
|
device pci 1d.1 off end # PCI Express Port 10
|
|
device pci 1d.2 off end # PCI Express Port 11
|
|
device pci 1d.3 off end # PCI Express Port 12
|
|
device pci 1d.4 off end # PCI Express Port 13
|
|
device pci 1d.5 off end # PCI Express Port 14
|
|
device pci 1d.6 off end # PCI Express Port 15
|
|
device pci 1d.7 off end # PCI Express Port 16
|
|
device pci 1e.0 off end # UART #0
|
|
device pci 1e.1 off end # UART #1
|
|
device pci 1e.2 off end # GSPI #0
|
|
device pci 1e.3 off end # GSPI #1
|
|
device pci 1f.0 on # LPC Interface
|
|
register "gen1_dec" = "0x00040069"
|
|
register "gen2_dec" = "0x00fc0e01"
|
|
register "gen3_dec" = "0x00fc0f01"
|
|
#chip drivers/pc80/tpm
|
|
# TODO
|
|
#end
|
|
end
|
|
device pci 1f.1 off end # P2SB
|
|
device pci 1f.2 hidden end # Power Management Controller
|
|
device pci 1f.3 on # Intel HDA
|
|
# TODO: SSID
|
|
register "PchHdaAudioLinkHda" = "1"
|
|
end
|
|
device pci 1f.4 on end # SMBus
|
|
device pci 1f.5 on end # PCH SPI
|
|
device pci 1f.6 off end # GbE
|
|
end
|
|
end
|