Found using: diff <(git grep -l '#include <acpi/acpi.h>' -- src/) <(git grep -l 'SLP_EN\|SLP_TYP_SHIFT\|SLP_TYP\|SLP_TYP_S\|ACPI_TABLE_CREATOR\|OEM_ID\|ACPI_DSDT_REV_\|acpi_device_sleep_states\|ACPI_DEVICE_SLEEP\|RSDP_SIG\|ASLC\|ACPI_NAME_BUFFER_SIZE\|COREBOOT_ACPI_ID\|acpi_tables\|acpi_rsdp\|acpi_gen_regaddr\|ACPI_ADDRESS_SPACE\|ACPI_FFIXEDHW_\|ACPI_ACCESS_SIZE_\|ACPI_REG_MSR\|ACPI_REG_UNSUPPORTED\|ACPI_HID_\|acpi_table_header\|MAX_ACPI_TABLES\|acpi_rsdt\|acpi_xsdt\|acpi_hpet\|acpi_mcfg\|acpi_tcpa\|acpi_tpm2\|acpi_mcfg_mmconfig\|acpi_hmat\|acpi_hmat_mpda\|acpi_hmat_sllbi\|acpi_hmat_msci\|acpi_srat\|ACPI_SRAT_STRUCTURE_\|acpi_srat_lapic\|acpi_srat_mem\|acpi_srat_gia\|CPI_SRAT_GIA_DEV_HANDLE_\|acpi_slit\|acpi_madt\|acpi_lpit\|acpi_lpi_flags\|acpi_lpi_desc_type\|ACPI_LPI_DESC_TYPE_\|acpi_lpi_desc_hdr\|ACPI_LPIT_CTR_FREQ_TSC\|acpi_lpi_desc_ncst\|acpi_vfct_image_hdr\|acpi_vfct\|acpi_ivrs_info\|acpi_ivrs_ivhd\|acpi_ivrs\|acpi_crat_header\|ivhd11_iommu_attr\|acpi_ivrs_ivhd_11\|dev_scope_type\|SCOPE_PCI_\|SCOPE_IOAPIC\|SCOPE_MSI_HPET\|SCOPE_ACPI_NAMESPACE_DEVICE\|dev_scope\|dmar_type\|DMAR_\|DRHD_INCLUDE_PCI_ALL\|ATC_REQUIRED\|DMA_CTRL_PLATFORM_OPT_IN_FLAG\|dmar_entry\|dmar_rmrr_entry\|dmar_atsr_entry\|dmar_rhsa_entry\|dmar_andd_entry\|dmar_satc_entry\|acpi_dmar\|acpi_apic_types\|LOCAL_APIC,\|IO_APIC\|IRQ_SOURCE_OVERRIDE\|NMI_TYPE\|LOCAL_APIC_NMI\|LAPIC_ADDRESS_\|IO_SAPIC\|LOCAL_SAPIC\|PLATFORM_IRQ_SOURCES\|LOCAL_X2APIC\|GICC\|GICD\|GIC_MSI_FRAME\|GICR\|GIC_ITS\|acpi_madt_lapic\|acpi_madt_lapic_nmi\|ACPI_MADT_LAPIC_NMI_ALL_PROCESSORS\|acpi_madt_ioapic\|acpi_madt_irqoverride\|acpi_madt_lx2apic\|acpi_madt_lx2apic_nmi\|ACPI_DBG2_PORT_\|acpi_dbg2_header\|acpi_dbg2_device\|acpi_fadt\|ACPI_FADT_\|PM_UNSPECIFIED\|PM_DESKTOP\|PM_MOBILE\|PM_WORKSTATION\|PM_ENTERPRISE_SERVER\|PM_SOHO_SERVER\|PM_APPLIANCE_PC\|PM_PERFORMANCE_SERVER\|PM_TABLET\|acpi_facs\|ACPI_FACS_\|acpi_ecdt\|acpi_hest\|acpi_hest_esd\|acpi_hest_hen\|acpi_bert\|acpi_hest_generic_data\|acpi_hest_generic_data_v300\|HEST_GENERIC_ENTRY_V300\|ACPI_GENERROR_\|acpi_generic_error_status\|GENERIC_ERR_STS_\|acpi_cstate\|acpi_sw_pstate\|acpi_xpss_sw_pstate\|acpi_tstate\|acpi_lpi_state_flags\|ACPI_LPI_STATE_\|acpi_lpi_state\|acpi_upc_type\|UPC_TYPE_\|acpi_ipmi_interface_type\|IPMI_INTERFACE_\|ACPI_IPMI_\|acpi_spmi\|ACPI_EINJ_\|ACTION_COUNT\|BEGIN_INJECT_OP\|GET_TRIGGER_ACTION_TABLE\|SET_ERROR_TYPE\|GET_ERROR_TYPE\|END_INJECT_OP\|EXECUTE_INJECT_OP\|CHECK_BUSY_STATUS\|GET_CMD_STATUS\|SET_ERROR_TYPE_WITH_ADDRESS\|TRIGGER_ERROR\|READ_REGISTER\|READ_REGISTER_VALUE\|WRITE_REGISTER\|WRITE_REGISTER_VALUE\|NO_OP\|acpi_gen_regaddr1\|acpi_einj_action_table\|acpi_injection_header\|acpi_einj_trigger_table\|set_error_type\|EINJ_PARAM_NUM\|acpi_einj_smi\|EINJ_DEF_TRIGGER_PORT\|FLAG_PRESERVE\|FLAG_IGNORE\|EINJ_REG_MEMORY\|EINJ_REG_IO\|acpi_einj\|acpi_create_einj\|fw_cfg_acpi_tables\|preload_acpi_dsdt\|write_acpi_tables\|acpi_fill_madt\|acpi_fill_ivrs_ioapic\|acpi_create_ssdt_generator\|acpi_write_bert\|acpi_create_fadt\|acpi_fill_fadt\|arch_fill_fadt\|soc_fill_fadt\|mainboard_fill_fadt\|acpi_fill_gnvs\|acpi_fill_cnvs\|update_ssdt\|update_ssdtx\|acpi_fill_lpit\|acpi_checksum\|acpi_add_table\|acpi_create_madt_lapic\|acpi_create_madt_ioapic\|acpi_create_madt_irqoverride\|acpi_create_madt_lapic_nmi\|acpi_create_madt\|acpi_create_madt_lapics\|acpi_create_madt_lapic_nmis\|acpi_create_madt_lx2apic\|acpi_create_srat_lapic\|acpi_create_srat_mem\|acpi_create_srat_gia_pci\|acpi_create_mcfg_mmconfig\|acpi_create_srat_lapics\|acpi_create_srat\|acpi_create_slit\|acpi_create_hmat_mpda\|acpi_create_hmat\|acpi_create_vfct\|acpi_create_ipmi\|acpi_create_ivrs\|acpi_create_crat\|acpi_create_hpet\|acpi_write_hpet\|generate_cpu_entries\|acpi_create_mcfg\|acpi_create_facs\|acpi_create_dbg2\|acpi_write_dbg2_pci_uart\|acpi_create_dmar\|acpi_create_dmar_drhd\|acpi_create_dmar_rmrr\|acpi_create_dmar_atsr\|acpi_create_dmar_rhsa\|acpi_create_dmar_andd\|acpi_create_dmar_satc\|cpi_dmar_\|acpi_create_\|acpi_write_hest\|acpi_soc_get_bert_region\|acpi_resume\|mainboard_suspend_resume\|acpi_find_wakeup_vector\|ACPI_S\|acpi_sleep_from_pm1\|acpi_get_preferred_pm_profile\|acpi_get_sleep_type\|acpi_get_gpe\|permanent_smi_handler\|acpi_s3_resume_allowed\|acpi_is_wakeup_s3\|acpi_align_current\|get_acpi_table_revision' -- src/) |grep "<" Change-Id: Icb90c70b0fb53175b9aaeabf067485a15fe71457 Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr> Reviewed-on: https://review.coreboot.org/c/coreboot/+/60627 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Felix Held <felix-coreboot@felixheld.de>
131 lines
3.2 KiB
C
131 lines
3.2 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
#include <console/console.h>
|
|
#include <device/device.h>
|
|
#include <amdblocks/amd_pci_util.h>
|
|
#include <FspsUpd.h>
|
|
#include <gpio.h>
|
|
#include <soc/cpu.h>
|
|
#include <soc/southbridge.h>
|
|
#include <soc/pci_devs.h>
|
|
#include <soc/platform_descriptors.h>
|
|
#include <types.h>
|
|
#include <commonlib/helpers.h>
|
|
#include <soc/amd/picasso/chip.h>
|
|
#include "gpio.h"
|
|
#include "mainboard.h"
|
|
|
|
#define MAINBOARD_SHARED_DDI_PORTS 2
|
|
|
|
/* TODO: recheck IRQ tables */
|
|
|
|
/*
|
|
* These arrays set up the FCH PCI_INTR registers 0xC00/0xC01.
|
|
* This table is responsible for physically routing the PIC and
|
|
* IOAPIC IRQs to the different PCI devices on the system. It
|
|
* is read and written via registers 0xC00/0xC01 as an
|
|
* Index/Data pair. These values are chipset and mainboard
|
|
* dependent and should be updated accordingly.
|
|
*/
|
|
static uint8_t fch_pic_routing[0x80];
|
|
static uint8_t fch_apic_routing[0x80];
|
|
|
|
_Static_assert(sizeof(fch_pic_routing) == sizeof(fch_apic_routing),
|
|
"PIC and APIC FCH interrupt tables must be the same size");
|
|
|
|
static const struct fch_irq_routing {
|
|
uint8_t intr_index;
|
|
uint8_t pic_irq_num;
|
|
uint8_t apic_irq_num;
|
|
} bilby_fch[] = {
|
|
{ PIRQ_A, 8, 16 },
|
|
{ PIRQ_B, 10, 17 },
|
|
{ PIRQ_C, 11, 18 },
|
|
{ PIRQ_D, 12, 19 },
|
|
{ PIRQ_SCI, 9, 9 },
|
|
{ PIRQ_SD, PIRQ_NC, 16 },
|
|
{ PIRQ_SDIO, PIRQ_NC, 16 },
|
|
{ PIRQ_SATA, PIRQ_NC, 19 },
|
|
{ PIRQ_EMMC, PIRQ_NC, 17 },
|
|
{ PIRQ_GPIO, 7, 7 },
|
|
{ PIRQ_I2C2, 6, 6 },
|
|
{ PIRQ_I2C3, 14, 14 },
|
|
{ PIRQ_UART0, 4, 4 },
|
|
{ PIRQ_UART1, 3, 3 },
|
|
{ PIRQ_UART2, 4, 4 },
|
|
{ PIRQ_UART3, 3, 3 },
|
|
|
|
/* The MISC registers are not interrupt numbers */
|
|
{ PIRQ_MISC, 0xfa, 0x00 },
|
|
{ PIRQ_MISC0, 0x91, 0x00 },
|
|
{ PIRQ_MISC1, 0x00, 0x00 },
|
|
{ PIRQ_MISC2, 0x00, 0x00 },
|
|
};
|
|
|
|
static void init_tables(void)
|
|
{
|
|
const struct fch_irq_routing *entry;
|
|
int i;
|
|
|
|
memset(fch_pic_routing, PIRQ_NC, sizeof(fch_pic_routing));
|
|
memset(fch_apic_routing, PIRQ_NC, sizeof(fch_apic_routing));
|
|
|
|
for (i = 0; i < ARRAY_SIZE(bilby_fch); i++) {
|
|
entry = bilby_fch + i;
|
|
fch_pic_routing[entry->intr_index] = entry->pic_irq_num;
|
|
fch_apic_routing[entry->intr_index] = entry->apic_irq_num;
|
|
}
|
|
}
|
|
|
|
static void pirq_setup(void)
|
|
{
|
|
intr_data_ptr = fch_apic_routing;
|
|
picr_data_ptr = fch_pic_routing;
|
|
}
|
|
|
|
static void program_display_sel_gpios(void)
|
|
{
|
|
int idx, port_type;
|
|
gpio_t display_sel[MAINBOARD_SHARED_DDI_PORTS] = {GPIO_29, GPIO_31};
|
|
|
|
for (idx = 0; idx < MAINBOARD_SHARED_DDI_PORTS; idx++) {
|
|
port_type = get_ddi_port_conn_type(idx);
|
|
|
|
if (port_type == HDMI)
|
|
gpio_output(display_sel[idx], 0);
|
|
else if (port_type == DP)
|
|
gpio_output(display_sel[idx], 1);
|
|
}
|
|
|
|
}
|
|
|
|
static void mainboard_init(void *chip_info)
|
|
{
|
|
struct soc_amd_picasso_config *cfg = config_of_soc();
|
|
|
|
if (!CONFIG(BILBY_LPC))
|
|
cfg->emmc_config.timing = SD_EMMC_EMMC_HS400;
|
|
|
|
mainboard_program_gpios();
|
|
|
|
program_display_sel_gpios();
|
|
|
|
/* Re-muxing LPCCLK0 can hang the system if LPC is in use. */
|
|
if (CONFIG(BILBY_LPC))
|
|
printk(BIOS_INFO, "eMMC not available due to LPC requirement\n");
|
|
else
|
|
mainboard_program_emmc_gpios();
|
|
}
|
|
|
|
static void mainboard_enable(struct device *dev)
|
|
{
|
|
init_tables();
|
|
/* Initialize the PIRQ data structures for consumption */
|
|
pirq_setup();
|
|
}
|
|
|
|
struct chip_operations mainboard_ops = {
|
|
.init = mainboard_init,
|
|
.enable_dev = mainboard_enable,
|
|
};
|