Used command line to remove empty lines at end of file:
find . -type f -exec sed -i -e :a -e '/^\n*$/{$d;N;};/\n$/ba' {} \;
Change-Id: I816ac9666b6dbb7c7e47843672f0d5cc499766a3
Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr>
Reviewed-on: http://review.coreboot.org/10446
Tested-by: build bot (Jenkins)
Reviewed-by: Paul Menzel <paulepanter@users.sourceforge.net>
Reviewed-by: Patrick Georgi <pgeorgi@google.com>
		
	
		
			
				
	
	
		
			310 lines
		
	
	
		
			7.3 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			310 lines
		
	
	
		
			7.3 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| #define HAVE_STRING_SUPPORT          0
 | |
| #define HAVE_CAST_SUPPORT            0
 | |
| #define HAVE_STATIC_ARRAY_SUPPORT    0
 | |
| #define HAVE_POINTER_SUPPORT         0
 | |
| #define HAVE_CONSTANT_PROPOGATION    0
 | |
| 
 | |
| void outb(unsigned char value, unsigned short port)
 | |
| {
 | |
| 	__builtin_outb(value, port);
 | |
| }
 | |
| 
 | |
| void outw(unsigned short value, unsigned short port)
 | |
| {
 | |
| 	__builtin_outw(value, port);
 | |
| }
 | |
| 
 | |
| void outl(unsigned int value, unsigned short port)
 | |
| {
 | |
| 	__builtin_outl(value, port);
 | |
| }
 | |
| 
 | |
| unsigned char inb(unsigned short port)
 | |
| {
 | |
| 	return __builtin_inb(port);
 | |
| }
 | |
| 
 | |
| unsigned char inw(unsigned short port)
 | |
| {
 | |
| 	return __builtin_inw(port);
 | |
| }
 | |
| 
 | |
| unsigned char inl(unsigned short port)
 | |
| {
 | |
| 	return __builtin_inl(port);
 | |
| }
 | |
| 
 | |
| static unsigned int config_cmd(unsigned char bus, unsigned devfn, unsigned where)
 | |
| {
 | |
| 	return 0x80000000 | (bus << 16) | (devfn << 8) | (where & ~3);
 | |
| }
 | |
| 
 | |
| static unsigned char pcibios_read_config_byte(
 | |
| 	unsigned char bus, unsigned devfn, unsigned where)
 | |
| {
 | |
| 	outl(config_cmd(bus, devfn, where), 0xCF8);
 | |
| 	return inb(0xCFC + (where & 3));
 | |
| }
 | |
| 
 | |
| static unsigned short pcibios_read_config_word(
 | |
| 	unsigned char bus, unsigned devfn, unsigned where)
 | |
| {
 | |
| 	outl(config_cmd(bus, devfn, where), 0xCF8);
 | |
| 	return inw(0xCFC + (where & 2));
 | |
| }
 | |
| 
 | |
| static unsigned int pcibios_read_config_dword(
 | |
| 	unsigned char bus, unsigned devfn, unsigned where)
 | |
| {
 | |
| 	outl(config_cmd(bus, devfn, where), 0xCF8);
 | |
| 	return inl(0xCFC);
 | |
| }
 | |
| 
 | |
| 
 | |
| static void pcibios_write_config_byte(
 | |
| 	unsigned char bus, unsigned devfn, unsigned where, unsigned char value)
 | |
| {
 | |
| 	outl(config_cmd(bus, devfn, where), 0xCF8);
 | |
| 	outb(value, 0xCFC + (where & 3));
 | |
| }
 | |
| 
 | |
| static void pcibios_write_config_word(
 | |
| 	unsigned char bus, unsigned devfn, unsigned where, unsigned short value)
 | |
| {
 | |
| 	outl(config_cmd(bus, devfn, where), 0xCF8);
 | |
| 	outw(value, 0xCFC + (where & 2));
 | |
| }
 | |
| 
 | |
| static void pcibios_write_config_dword(
 | |
| 	unsigned char bus, unsigned devfn, unsigned where, unsigned int value)
 | |
| {
 | |
| 	outl(config_cmd(bus, devfn, where), 0xCF8);
 | |
| 	outl(value, 0xCFC);
 | |
| }
 | |
| 
 | |
| int log2(int value)
 | |
| {
 | |
| 	/* __builtin_bsr is a exactly equivalent to the x86 machine
 | |
| 	 * instruction with the exception that it returns -1
 | |
| 	 * when the value presented to it is zero.
 | |
| 	 * Otherwise __builtin_bsr returns the zero based index of
 | |
| 	 * the highest bit set.
 | |
| 	 */
 | |
| 	return __builtin_bsr(value);
 | |
| }
 | |
| 
 | |
| #define PIIX4_DEVFN 0x90
 | |
| #define SMBUS_MEM_DEVICE_START 0x50
 | |
| #define SMBUS_MEM_DEVICE_END 0x53
 | |
| #define SMBUS_MEM_DEVICE_INC 1
 | |
| 
 | |
| 
 | |
| #define PM_BUS 0
 | |
| #define PM_DEVFN (PIIX4_DEVFN+3)
 | |
| 
 | |
| #if HAVE_CONSTANT_PROPOGATION
 | |
| #define SMBUS_IO_BASE 0x1000
 | |
| #define SMBHSTSTAT 0
 | |
| #define SMBHSTCTL  2
 | |
| #define SMBHSTCMD  3
 | |
| #define SMBHSTADD  4
 | |
| #define SMBHSTDAT0 5
 | |
| #define SMBHSTDAT1 6
 | |
| #define SMBBLKDAT  7
 | |
| 
 | |
| static void smbus_wait_until_ready(void)
 | |
| {
 | |
| 	while((inb(SMBUS_IO_BASE + SMBHSTSTAT) & 1) == 1) {
 | |
| 		/* nop */
 | |
| 	}
 | |
| }
 | |
| 
 | |
| static void smbus_wait_until_done(void)
 | |
| {
 | |
| 	unsigned char byte;
 | |
| 	do {
 | |
| 		byte = inb(SMBUS_IO_BASE + SMBHSTSTAT);
 | |
| 	}while((byte &1) == 1);
 | |
| 	while( (byte & ~1) == 0) {
 | |
| 		byte = inb(SMBUS_IO_BASE + SMBHSTSTAT);
 | |
| 	}
 | |
| }
 | |
| 
 | |
| int smbus_read_byte(unsigned device, unsigned address)
 | |
| {
 | |
| 	unsigned char host_status_register;
 | |
| 	unsigned char byte;
 | |
| 	int result;
 | |
| 
 | |
| 	smbus_wait_until_ready();
 | |
| 
 | |
| 	/* setup transaction */
 | |
| 	/* disable interrupts */
 | |
| 	outb(inb(SMBUS_IO_BASE + SMBHSTCTL) & (~1), SMBUS_IO_BASE + SMBHSTCTL);
 | |
| 	/* set the device I'm talking too */
 | |
| 	outb(((device & 0x7f) << 1) | 1, SMBUS_IO_BASE + SMBHSTADD);
 | |
| 	/* set the command/address... */
 | |
| 	outb(address & 0xFF, SMBUS_IO_BASE + SMBHSTCMD);
 | |
| 	/* set up for a byte data read */
 | |
| 	outb((inb(SMBUS_IO_BASE + SMBHSTCTL) & 0xE3) | (0x2 << 2), SMBUS_IO_BASE + SMBHSTCTL);
 | |
| 
 | |
| 	/* clear any lingering errors, so the transaction will run */
 | |
| 	outb(inb(SMBUS_IO_BASE + SMBHSTSTAT), SMBUS_IO_BASE + SMBHSTSTAT);
 | |
| 
 | |
| 	/* clear the data byte...*/
 | |
| 	outb(0, SMBUS_IO_BASE + SMBHSTDAT0);
 | |
| 
 | |
| 	/* start the command */
 | |
| 	outb((inb(SMBUS_IO_BASE + SMBHSTCTL) | 0x40), SMBUS_IO_BASE + SMBHSTCTL);
 | |
| 
 | |
| 	/* poll for transaction completion */
 | |
| 	smbus_wait_until_done();
 | |
| 
 | |
| 	host_status_register = inb(SMBUS_IO_BASE + SMBHSTSTAT);
 | |
| 
 | |
| 	/* read results of transaction */
 | |
| 	byte = inb(SMBUS_IO_BASE + SMBHSTDAT0);
 | |
| 
 | |
| 	result = byte;
 | |
| 	if (host_status_register != 0x02) {
 | |
| 		result = -1;
 | |
| 	}
 | |
| 	return result;
 | |
| }
 | |
| 
 | |
| #else /* !HAVE_CONSTANT_PROPOGATION */
 | |
| 
 | |
| #define SMBUS_IO_HSTSTAT   0x1000
 | |
| #define SMBUS_IO_HSTCTL    0x1002
 | |
| #define SMBUS_IO_HSTCMD    0x1003
 | |
| #define SMBUS_IO_HSTADD    0x1004
 | |
| #define SMBUS_IO_HSTDAT0   0x1005
 | |
| #define SMBUS_IO_HSTDAT1   0x1006
 | |
| #define SMBUS_IO_HSTBLKDAT 0x1007
 | |
| 
 | |
| 
 | |
| static void smbus_wait_until_ready(void)
 | |
| {
 | |
| 	while((inb(SMBUS_IO_HSTSTAT) & 1) == 1) {
 | |
| 		/* nop */
 | |
| 	}
 | |
| }
 | |
| 
 | |
| static void smbus_wait_until_done(void)
 | |
| {
 | |
| 	unsigned char byte;
 | |
| 	do {
 | |
| 		byte = inb(SMBUS_IO_HSTSTAT);
 | |
| 	}while((byte &1) == 1);
 | |
| 	while( (byte & ~1) == 0) {
 | |
| 		byte = inb(SMBUS_IO_HSTSTAT);
 | |
| 	}
 | |
| }
 | |
| 
 | |
| int smbus_read_byte(unsigned device, unsigned address)
 | |
| {
 | |
| 	unsigned char host_status_register;
 | |
| 	int result;
 | |
| 
 | |
| 	smbus_wait_until_ready();
 | |
| 
 | |
| 	/* setup transaction */
 | |
| 	/* disable interrupts */
 | |
| 	outb(inb(SMBUS_IO_HSTCTL) & (~1), SMBUS_IO_HSTCTL);
 | |
| 	/* set the device I'm talking too */
 | |
| 	outb(((device & 0x7f) << 1) | 1, SMBUS_IO_HSTADD);
 | |
| 	/* set the command/address... */
 | |
| 	outb(address & 0xFF, SMBUS_IO_HSTCMD);
 | |
| 	/* set up for a byte data read */
 | |
| 	outb((inb(SMBUS_IO_HSTCTL) & 0xE3) | 8, SMBUS_IO_HSTCTL);
 | |
| 
 | |
| 	/* clear any lingering errors, so the transaction will run */
 | |
| 	outb(inb(SMBUS_IO_HSTSTAT), SMBUS_IO_HSTSTAT);
 | |
| 
 | |
| 	/* clear the data byte...*/
 | |
| 	outb(0, SMBUS_IO_HSTDAT0);
 | |
| 
 | |
| 	/* start the command */
 | |
| 	outb((inb(SMBUS_IO_HSTCTL) | 0x40), SMBUS_IO_HSTCTL);
 | |
| 
 | |
| 	/* poll for transaction completion */
 | |
| 	smbus_wait_until_done();
 | |
| 
 | |
| 	host_status_register = inb(SMBUS_IO_HSTSTAT);
 | |
| 
 | |
| 	/* read results of transaction */
 | |
| 	result = inb(SMBUS_IO_HSTDAT0);
 | |
| 
 | |
| 	if (host_status_register != 0x02) {
 | |
| 		result = -1;
 | |
| 	}
 | |
| 	return result;
 | |
| }
 | |
| #endif /* HAVE_CONSTANT_PROPOGATION */
 | |
| 
 | |
| 
 | |
| #define I440GX_BUS 0
 | |
| #define I440GX_DEVFN ((0x00 << 3) + 0)
 | |
| 
 | |
| void sdram_no_memory(void)
 | |
| {
 | |
| #if HAVE_STRING_SUPPORT
 | |
| 	print_err("No memory!!\n");
 | |
| #endif
 | |
| 	while(1) ;
 | |
| }
 | |
| 
 | |
| static void spd_enable_refresh(void)
 | |
| {
 | |
| 	/*
 | |
| 	 * Effects:	Uses serial presence detect to set the
 | |
| 	 *              refresh rate in the DRAMC register.
 | |
| 	 *		see spd_set_dramc for the other values.
 | |
| 	 * FIXME:	Check for illegal/unsupported ram configurations and abort
 | |
| 	 */
 | |
| #if HAVE_STATIC_ARRAY_SUPPORT
 | |
| 	static const unsigned char refresh_rates[] = {
 | |
| 		0x01, /* Normal        15.625 us -> 15.6 us */
 | |
| 		0x05, /* Reduced(.25X) 3.9 us    -> 7.8 us */
 | |
| 		0x05, /* Reduced(.5X)  7.8 us    -> 7.8 us */
 | |
| 		0x02, /* Extended(2x)  31.3 us   -> 31.2 us */
 | |
| 		0x03, /* Extended(4x)  62.5 us   -> 62.4 us */
 | |
| 		0x04, /* Extended(8x)  125 us    -> 124.8 us */
 | |
| 	};
 | |
| #endif
 | |
| 	/* Find the first dimm and assume the rest are the same */
 | |
| 	int status;
 | |
| 	int byte;
 | |
| 	unsigned device;
 | |
| 	unsigned refresh_rate;
 | |
| 	byte = -1;
 | |
| 	status = -1;
 | |
| 	device = SMBUS_MEM_DEVICE_START;
 | |
| 	while ((byte < 0) && (device <= SMBUS_MEM_DEVICE_END)) {
 | |
| 		byte = smbus_read_byte(device, 12);
 | |
| 		device += SMBUS_MEM_DEVICE_INC;
 | |
| 	}
 | |
| 	if (byte < 0) {
 | |
| 		/* We couldn't find anything we must have no memory */
 | |
| 		sdram_no_memory();
 | |
| 	}
 | |
| 	byte &= 0x7f;
 | |
| 	/* Default refresh rate be conservative */
 | |
| 	refresh_rate = 5;
 | |
| 	/* see if the ram refresh is a supported one */
 | |
| 	if (byte < 6) {
 | |
| #if HAVE_STATIC_ARRAY_SUPPORT
 | |
| 		refresh_rate = refresh_rates[byte];
 | |
| #endif
 | |
| 	}
 | |
| 	byte = pcibios_read_config_byte(I440GX_BUS, I440GX_DEVFN, 0x57);
 | |
| 	byte &= 0xf8;
 | |
| 	byte |= refresh_rate;
 | |
| 	pcibios_write_config_byte(I440GX_BUS, I440GX_DEVFN, 0x57, byte);
 | |
| }
 | |
| 
 | |
| void sdram_enable_refresh(void)
 | |
| {
 | |
| 	spd_enable_refresh();
 | |
| }
 |