Take variable names from soc/intel and adjust counter to start from zero. Change-Id: I14e1120e74e1bd92acd782a53104fabfb266c3b5 Signed-off-by: Kyösti Mälkki <kyosti.malkki@gmail.com> Reviewed-on: https://review.coreboot.org/c/coreboot/+/74396 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Felix Held <felix-coreboot@felixheld.de> Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
244 lines
6.0 KiB
C
244 lines
6.0 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
#include <acpi/acpi.h>
|
|
#include <acpi/acpigen.h>
|
|
#include <console/console.h>
|
|
#include <cpu/cpu.h>
|
|
#include <cpu/intel/speedstep.h>
|
|
#include <cpu/intel/turbo.h>
|
|
#include <cpu/x86/msr.h>
|
|
#include <device/device.h>
|
|
#include <types.h>
|
|
|
|
#include "model_2065x.h"
|
|
#include "chip.h"
|
|
|
|
static int get_cores_per_package(void)
|
|
{
|
|
struct cpuinfo_x86 c;
|
|
struct cpuid_result result;
|
|
int cores = 1;
|
|
|
|
get_fms(&c, cpuid_eax(1));
|
|
if (c.x86 != 6)
|
|
return 1;
|
|
|
|
result = cpuid_ext(0xb, 1);
|
|
cores = result.ebx & 0xff;
|
|
|
|
return cores;
|
|
}
|
|
|
|
static void generate_C_state_entries(void)
|
|
{
|
|
/* TODO */
|
|
}
|
|
|
|
static acpi_tstate_t tss_table_fine[] = {
|
|
{ 100, 1000, 0, 0x00, 0 },
|
|
{ 94, 940, 0, 0x1f, 0 },
|
|
{ 88, 880, 0, 0x1e, 0 },
|
|
{ 82, 820, 0, 0x1d, 0 },
|
|
{ 75, 760, 0, 0x1c, 0 },
|
|
{ 69, 700, 0, 0x1b, 0 },
|
|
{ 63, 640, 0, 0x1a, 0 },
|
|
{ 57, 580, 0, 0x19, 0 },
|
|
{ 50, 520, 0, 0x18, 0 },
|
|
{ 44, 460, 0, 0x17, 0 },
|
|
{ 38, 400, 0, 0x16, 0 },
|
|
{ 32, 340, 0, 0x15, 0 },
|
|
{ 25, 280, 0, 0x14, 0 },
|
|
{ 19, 220, 0, 0x13, 0 },
|
|
{ 13, 160, 0, 0x12, 0 },
|
|
};
|
|
|
|
static acpi_tstate_t tss_table_coarse[] = {
|
|
{ 100, 1000, 0, 0x00, 0 },
|
|
{ 88, 875, 0, 0x1f, 0 },
|
|
{ 75, 750, 0, 0x1e, 0 },
|
|
{ 63, 625, 0, 0x1d, 0 },
|
|
{ 50, 500, 0, 0x1c, 0 },
|
|
{ 38, 375, 0, 0x1b, 0 },
|
|
{ 25, 250, 0, 0x1a, 0 },
|
|
{ 13, 125, 0, 0x19, 0 },
|
|
};
|
|
|
|
static void generate_T_state_entries(int core, int cores_per_package)
|
|
{
|
|
/* Indicate SW_ALL coordination for T-states */
|
|
acpigen_write_TSD_package(core, cores_per_package, SW_ALL);
|
|
|
|
/* Indicate FFixedHW so OS will use MSR */
|
|
acpigen_write_empty_PTC();
|
|
|
|
/* Set a T-state limit that can be modified in NVS */
|
|
acpigen_write_TPC("\\TLVL");
|
|
|
|
/*
|
|
* CPUID.(EAX=6):EAX[5] indicates support
|
|
* for extended throttle levels.
|
|
*/
|
|
if (cpuid_eax(6) & (1 << 5))
|
|
acpigen_write_TSS_package(
|
|
ARRAY_SIZE(tss_table_fine), tss_table_fine);
|
|
else
|
|
acpigen_write_TSS_package(
|
|
ARRAY_SIZE(tss_table_coarse), tss_table_coarse);
|
|
}
|
|
|
|
static int calculate_power(int tdp, int p1_ratio, int ratio)
|
|
{
|
|
u32 m;
|
|
u32 power;
|
|
|
|
/*
|
|
* M = ((1.1 - ((p1_ratio - ratio) * 0.00625)) / 1.1) ^ 2
|
|
*
|
|
* Power = (ratio / p1_ratio) * m * tdp
|
|
*/
|
|
|
|
m = (110000 - ((p1_ratio - ratio) * 625)) / 11;
|
|
m = (m * m) / 1000;
|
|
|
|
power = ((ratio * 100000 / p1_ratio) / 100);
|
|
power *= (m / 100) * (tdp / 1000);
|
|
power /= 1000;
|
|
|
|
return (int)power;
|
|
}
|
|
|
|
static void generate_P_state_entries(int core, int cores_per_package)
|
|
{
|
|
int ratio_min, ratio_max, ratio_turbo, ratio_step;
|
|
int coord_type, power_max, num_entries;
|
|
int ratio, power, clock, clock_max;
|
|
msr_t msr;
|
|
|
|
/* Determine P-state coordination type from MISC_PWR_MGMT[0] */
|
|
msr = rdmsr(MSR_MISC_PWR_MGMT);
|
|
if (msr.lo & MISC_PWR_MGMT_EIST_HW_DIS)
|
|
coord_type = SW_ANY;
|
|
else
|
|
coord_type = HW_ALL;
|
|
|
|
/* Get bus ratio limits and calculate clock speeds */
|
|
msr = rdmsr(MSR_PLATFORM_INFO);
|
|
ratio_min = (msr.hi >> (40-32)) & 0xff; /* Max Efficiency Ratio */
|
|
|
|
/* Max Non-Turbo Ratio */
|
|
ratio_max = (msr.lo >> 8) & 0xff;
|
|
|
|
clock_max = ratio_max * IRONLAKE_BCLK + ratio_max / 3;
|
|
|
|
/* Calculate CPU TDP in mW */
|
|
power_max = 25000;
|
|
|
|
/* Write _PCT indicating use of FFixedHW */
|
|
acpigen_write_empty_PCT();
|
|
|
|
/* Write _PPC with no limit on supported P-state */
|
|
acpigen_write_PPC_NVS();
|
|
|
|
/* Write PSD indicating configured coordination type */
|
|
acpigen_write_PSD_package(core, cores_per_package, coord_type);
|
|
|
|
/* Add P-state entries in _PSS table */
|
|
acpigen_write_name("_PSS");
|
|
|
|
/* Determine ratio points */
|
|
ratio_step = PSS_RATIO_STEP;
|
|
num_entries = (ratio_max - ratio_min) / ratio_step;
|
|
while (num_entries > PSS_MAX_ENTRIES-1) {
|
|
ratio_step <<= 1;
|
|
num_entries >>= 1;
|
|
}
|
|
|
|
/* P[T] is Turbo state if enabled */
|
|
if (get_turbo_state() == TURBO_ENABLED) {
|
|
/* _PSS package count including Turbo */
|
|
acpigen_write_package(num_entries + 2);
|
|
|
|
msr = rdmsr(MSR_TURBO_RATIO_LIMIT);
|
|
ratio_turbo = msr.lo & 0xff;
|
|
|
|
/* Add entry for Turbo ratio */
|
|
acpigen_write_PSS_package(
|
|
clock_max + 1, /*MHz*/
|
|
power_max, /*mW*/
|
|
PSS_LATENCY_TRANSITION, /*lat1*/
|
|
PSS_LATENCY_BUSMASTER, /*lat2*/
|
|
ratio_turbo, /*control*/
|
|
ratio_turbo); /*status*/
|
|
} else {
|
|
/* _PSS package count without Turbo */
|
|
acpigen_write_package(num_entries + 1);
|
|
}
|
|
|
|
/* First regular entry is max non-turbo ratio */
|
|
acpigen_write_PSS_package(
|
|
clock_max, /*MHz*/
|
|
power_max, /*mW*/
|
|
PSS_LATENCY_TRANSITION, /*lat1*/
|
|
PSS_LATENCY_BUSMASTER, /*lat2*/
|
|
ratio_max, /*control*/
|
|
ratio_max); /*status*/
|
|
|
|
/* Generate the remaining entries */
|
|
for (ratio = ratio_min + ((num_entries - 1) * ratio_step);
|
|
ratio >= ratio_min; ratio -= ratio_step) {
|
|
/* Calculate power at this ratio */
|
|
power = calculate_power(power_max, ratio_max, ratio);
|
|
clock = ratio * IRONLAKE_BCLK + ratio / 3;
|
|
|
|
acpigen_write_PSS_package(
|
|
clock, /*MHz*/
|
|
power, /*mW*/
|
|
PSS_LATENCY_TRANSITION, /*lat1*/
|
|
PSS_LATENCY_BUSMASTER, /*lat2*/
|
|
ratio, /*control*/
|
|
ratio); /*status*/
|
|
}
|
|
|
|
/* Fix package length */
|
|
acpigen_pop_len();
|
|
}
|
|
|
|
void generate_cpu_entries(const struct device *device)
|
|
{
|
|
int totalcores = dev_count_cpu();
|
|
int cores_per_package = get_cores_per_package();
|
|
int numcpus = totalcores / cores_per_package;
|
|
|
|
printk(BIOS_DEBUG, "Found %d CPU(s) with %d core(s) each.\n",
|
|
numcpus, cores_per_package);
|
|
|
|
for (int cpu_id = 0; cpu_id < numcpus; cpu_id++) {
|
|
for (int core_id = 0; core_id < cores_per_package; core_id++) {
|
|
/* Generate Scope(\_SB) { Device(CPUx */
|
|
acpigen_write_processor_device(cpu_id * cores_per_package + core_id);
|
|
|
|
/* Generate P-state tables */
|
|
generate_P_state_entries(cpu_id, cores_per_package);
|
|
|
|
/* Generate C-state tables */
|
|
generate_C_state_entries();
|
|
|
|
/* Generate T-state tables */
|
|
generate_T_state_entries(cpu_id, cores_per_package);
|
|
|
|
acpigen_write_processor_device_end();
|
|
}
|
|
}
|
|
|
|
/* PPKG is usually used for thermal management
|
|
of the first and only package. */
|
|
acpigen_write_processor_package("PPKG", 0, cores_per_package);
|
|
|
|
/* Add a method to notify processor nodes */
|
|
acpigen_write_processor_cnot(cores_per_package);
|
|
}
|
|
|
|
struct chip_operations cpu_intel_model_2065x_ops = {
|
|
CHIP_NAME("Intel Arrandale CPU")
|
|
};
|