Move microcode to offset 0 of BIOS region.
Move microcode, whose address is fixed by SEC binary, to offset 0 of BIOS region. Contributed-under: TianoCore Contribution Agreement 1.0 Signed-off-by: Mang Guo <mang.guo@intel.com> Reviewed-by: David Wei <david.wei@intel.com> git-svn-id: https://svn.code.sf.net/p/edk2/code/trunk/edk2@17224 6f19259b-4bc3-4df7-8a09-765794883524
This commit is contained in:
@@ -22,32 +22,31 @@ DEFINE FLASH_NUM_BLOCKS = 0x300 #The number of blocks in 3Mb FLASH Dev
|
||||
DEFINE FLASH_AREA_BASE_ADDRESS = 0xFF800000
|
||||
DEFINE FLASH_AREA_SIZE = 0x00800000
|
||||
|
||||
DEFINE FLASH_REGION_VLVMICROCODE_OFFSET = 0x00000000
|
||||
DEFINE FLASH_REGION_VLVMICROCODE_SIZE = 0x00030000
|
||||
DEFINE FLASH_REGION_VLVMICROCODE_BASE = 0xFFD00000
|
||||
|
||||
DEFINE FLASH_REGION_VPD_OFFSET = 0x00000000
|
||||
DEFINE FLASH_REGION_VPD_OFFSET = 0x00030000
|
||||
DEFINE FLASH_REGION_VPD_SIZE = 0x0003E000
|
||||
|
||||
DEFINE FLASH_REGION_NVSTORAGE_SUBREGION_NV_FTW_WORKING_OFFSET = 0x0003E000
|
||||
DEFINE FLASH_REGION_NVSTORAGE_SUBREGION_NV_FTW_WORKING_OFFSET = 0x0006E000
|
||||
DEFINE FLASH_REGION_NVSTORAGE_SUBREGION_NV_FTW_WORKING_SIZE = 0x00002000
|
||||
|
||||
|
||||
DEFINE FLASH_REGION_NVSTORAGE_SUBREGION_NV_FTW_SPARE_OFFSET = 0x00040000
|
||||
DEFINE FLASH_REGION_NVSTORAGE_SUBREGION_NV_FTW_SPARE_OFFSET = 0x00070000
|
||||
DEFINE FLASH_REGION_NVSTORAGE_SUBREGION_NV_FTW_SPARE_SIZE = 0x00040000
|
||||
|
||||
!if $(MINNOW2_FSP_BUILD) == TRUE
|
||||
DEFINE FLASH_REGION_FSPBIN_OFFSET = 0x00080000
|
||||
DEFINE FLASH_REGION_FSPBIN_OFFSET = 0x000B0000
|
||||
DEFINE FLASH_REGION_FSPBIN_SIZE = 0x00048000
|
||||
DEFINE FLASH_REGION_FSPBIN_BASE = 0xFFD80000
|
||||
DEFINE FLASH_REGION_FSPBIN_BASE = 0xFFDB0000
|
||||
|
||||
DEFINE FLASH_REGION_AZALIABIN_OFFSET = 0x000C8000
|
||||
DEFINE FLASH_REGION_AZALIABIN_OFFSET = 0x000F8000
|
||||
DEFINE FLASH_REGION_AZALIABIN_SIZE = 0x00008000
|
||||
DEFINE FLASH_REGION_AZALIABIN_BASE = 0xFFDC8000
|
||||
DEFINE FLASH_REGION_AZALIABIN_BASE = 0xFFDF8000
|
||||
|
||||
!endif
|
||||
|
||||
DEFINE FLASH_REGION_VLVMICROCODE_OFFSET = 0x000D0000
|
||||
DEFINE FLASH_REGION_VLVMICROCODE_SIZE = 0x00030000
|
||||
DEFINE FLASH_REGION_VLVMICROCODE_BASE = 0xFFDD0000
|
||||
|
||||
DEFINE FLASH_REGION_FVMAIN_OFFSET = 0x00100000
|
||||
DEFINE FLASH_REGION_FVMAIN_SIZE = 0x00196000
|
||||
|
||||
@@ -114,6 +113,15 @@ SET gPlatformModuleTokenSpaceGuid.PcdFlashAreaSize = $(FLASH_A
|
||||
# Since the Fce tool don't have gcc version, we can't handle default variable in Linux,
|
||||
# so we hardcode the default value of variable here.
|
||||
# Please note that we MUST update the binary once the default value is changed.
|
||||
|
||||
#
|
||||
# CPU Microcodes
|
||||
#
|
||||
|
||||
$(FLASH_REGION_VLVMICROCODE_OFFSET)|$(FLASH_REGION_VLVMICROCODE_SIZE)
|
||||
gPlatformModuleTokenSpaceGuid.PcdFlashMicroCodeAddress|gPlatformModuleTokenSpaceGuid.PcdFlashMicroCodeSize
|
||||
FV = MICROCODE_FV
|
||||
|
||||
$(FLASH_REGION_VPD_OFFSET)|$(FLASH_REGION_VPD_SIZE)
|
||||
gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableBase|gEfiMdeModulePkgTokenSpaceGuid.PcdFlashNvStorageVariableSize
|
||||
FILE = $(WORKSPACE)/Vlv2TbltDevicePkg/Stitch/Gcc/NvStorageVariable.bin
|
||||
@@ -137,13 +145,6 @@ FILE = $(WORKSPACE)/Vlv2TbltDevicePkg/Stitch/Gcc/NvStorageFtwSpare.bin
|
||||
FILE = Vlv2TbltDevicePkg/FspAzaliaConfigData/AzaliaConfig.bin
|
||||
|
||||
!endif
|
||||
#
|
||||
# CPU Microcodes
|
||||
#
|
||||
|
||||
$(FLASH_REGION_VLVMICROCODE_OFFSET)|$(FLASH_REGION_VLVMICROCODE_SIZE)
|
||||
gPlatformModuleTokenSpaceGuid.PcdFlashMicroCodeAddress|gPlatformModuleTokenSpaceGuid.PcdFlashMicroCodeSize
|
||||
FV = MICROCODE_FV
|
||||
|
||||
#
|
||||
# Main Block
|
||||
|
Reference in New Issue
Block a user