https://bugzilla.tianocore.org/show_bug.cgi?id=1373 Replace BSD 2-Clause License with BSD+Patent License. This change is based on the following emails: https://lists.01.org/pipermail/edk2-devel/2019-February/036260.html https://lists.01.org/pipermail/edk2-devel/2018-October/030385.html RFCs with detailed process for the license change: V3: https://lists.01.org/pipermail/edk2-devel/2019-March/038116.html V2: https://lists.01.org/pipermail/edk2-devel/2019-March/037669.html V1: https://lists.01.org/pipermail/edk2-devel/2019-March/037500.html Contributed-under: TianoCore Contribution Agreement 1.1 Signed-off-by: Michael D Kinney <michael.d.kinney@intel.com> Reviewed-by: Liming Gao <liming.gao@intel.com>
		
			
				
	
	
		
			1428 lines
		
	
	
		
			49 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			1428 lines
		
	
	
		
			49 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /** @file
 | |
|   PCI Library using PCI Root Bridge I/O Protocol.
 | |
| 
 | |
|   Copyright (c) 2007 - 2018, Intel Corporation. All rights reserved.<BR>
 | |
|   SPDX-License-Identifier: BSD-2-Clause-Patent
 | |
| 
 | |
| **/
 | |
| 
 | |
| #include <Protocol/PciRootBridgeIo.h>
 | |
| 
 | |
| #include <Library/PciLib.h>
 | |
| #include <Library/BaseLib.h>
 | |
| #include <Library/UefiBootServicesTableLib.h>
 | |
| #include <Library/DebugLib.h>
 | |
| 
 | |
| /**
 | |
|   Assert the validity of a PCI address. A valid PCI address should contain 1's
 | |
|   only in the low 28 bits.
 | |
| 
 | |
|   @param  A The address to validate.
 | |
|   @param  M Additional bits to assert to be zero.
 | |
| 
 | |
| **/
 | |
| #define ASSERT_INVALID_PCI_ADDRESS(A,M) \
 | |
|   ASSERT (((A) & (~0xfffffff | (M))) == 0)
 | |
| 
 | |
| /**
 | |
|   Translate PCI Lib address into format of PCI Root Bridge I/O Protocol.
 | |
| 
 | |
|   @param  A  The address that encodes the PCI Bus, Device, Function and
 | |
|              Register.
 | |
| 
 | |
| **/
 | |
| #define PCI_TO_PCI_ROOT_BRIDGE_IO_ADDRESS(A) \
 | |
|   ((((A) << 4) & 0xff000000) | (((A) >> 4) & 0x00000700) | (((A) << 1) & 0x001f0000) | (LShiftU64((A) & 0xfff, 32)))
 | |
| 
 | |
| //
 | |
| // Global varible to cache pointer to PCI Root Bridge I/O protocol.
 | |
| //
 | |
| EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL      *mPciRootBridgeIo = NULL;
 | |
| 
 | |
| /**
 | |
|   The constructor function caches the pointer to PCI Root Bridge I/O protocol.
 | |
| 
 | |
|   The constructor function locates PCI Root Bridge I/O protocol from protocol database.
 | |
|   It will ASSERT() if that operation fails and it will always return EFI_SUCCESS.
 | |
| 
 | |
|   @param  ImageHandle   The firmware allocated handle for the EFI image.
 | |
|   @param  SystemTable   A pointer to the EFI System Table.
 | |
| 
 | |
|   @retval EFI_SUCCESS   The constructor always returns EFI_SUCCESS.
 | |
| 
 | |
| **/
 | |
| EFI_STATUS
 | |
| EFIAPI
 | |
| PciLibConstructor (
 | |
|   IN EFI_HANDLE                ImageHandle,
 | |
|   IN EFI_SYSTEM_TABLE          *SystemTable
 | |
|   )
 | |
| {
 | |
|   EFI_STATUS  Status;
 | |
| 
 | |
|   Status = gBS->LocateProtocol (&gEfiPciRootBridgeIoProtocolGuid, NULL, (VOID**) &mPciRootBridgeIo);
 | |
|   ASSERT_EFI_ERROR (Status);
 | |
|   ASSERT (mPciRootBridgeIo != NULL);
 | |
| 
 | |
|   return EFI_SUCCESS;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Internal worker function to read a PCI configuration register.
 | |
| 
 | |
|   This function wraps EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL.Pci.Read() service.
 | |
|   It reads and returns the PCI configuration register specified by Address,
 | |
|   the width of data is specified by Width.
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  Width   The width of data to read
 | |
| 
 | |
|   @return The value read from the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| DxePciLibPciRootBridgeIoReadWorker (
 | |
|   IN    UINTN                                  Address,
 | |
|   IN    EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL_WIDTH  Width
 | |
|   )
 | |
| {
 | |
|   UINT32  Data;
 | |
| 
 | |
|   mPciRootBridgeIo->Pci.Read (
 | |
|                           mPciRootBridgeIo,
 | |
|                           Width,
 | |
|                           PCI_TO_PCI_ROOT_BRIDGE_IO_ADDRESS (Address),
 | |
|                           1,
 | |
|                           &Data
 | |
|                           );
 | |
| 
 | |
|   return Data;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Internal worker function to writes a PCI configuration register.
 | |
| 
 | |
|   This function wraps EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL.Pci.Write() service.
 | |
|   It writes the PCI configuration register specified by Address with the
 | |
|   value specified by Data. The width of data is specified by Width.
 | |
|   Data is returned.
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  Width   The width of data to write
 | |
|   @param  Data    The value to write.
 | |
| 
 | |
|   @return The value written to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| DxePciLibPciRootBridgeIoWriteWorker (
 | |
|   IN    UINTN                                  Address,
 | |
|   IN    EFI_PCI_ROOT_BRIDGE_IO_PROTOCOL_WIDTH  Width,
 | |
|   IN    UINT32                                 Data
 | |
|   )
 | |
| {
 | |
|   mPciRootBridgeIo->Pci.Write (
 | |
|                           mPciRootBridgeIo,
 | |
|                           Width,
 | |
|                           PCI_TO_PCI_ROOT_BRIDGE_IO_ADDRESS (Address),
 | |
|                           1,
 | |
|                           &Data
 | |
|                           );
 | |
|   return Data;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Registers a PCI device so PCI configuration registers may be accessed after
 | |
|   SetVirtualAddressMap().
 | |
| 
 | |
|   Registers the PCI device specified by Address so all the PCI configuration registers
 | |
|   associated with that PCI device may be accessed after SetVirtualAddressMap() is called.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
| 
 | |
|   @retval RETURN_SUCCESS           The PCI device was registered for runtime access.
 | |
|   @retval RETURN_UNSUPPORTED       An attempt was made to call this function
 | |
|                                    after ExitBootServices().
 | |
|   @retval RETURN_UNSUPPORTED       The resources required to access the PCI device
 | |
|                                    at runtime could not be mapped.
 | |
|   @retval RETURN_OUT_OF_RESOURCES  There are not enough resources available to
 | |
|                                    complete the registration.
 | |
| 
 | |
| **/
 | |
| RETURN_STATUS
 | |
| EFIAPI
 | |
| PciRegisterForRuntimeAccess (
 | |
|   IN UINTN  Address
 | |
|   )
 | |
| {
 | |
|   ASSERT_INVALID_PCI_ADDRESS (Address, 0);
 | |
|   return RETURN_UNSUPPORTED;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads an 8-bit PCI configuration register.
 | |
| 
 | |
|   Reads and returns the 8-bit PCI configuration register specified by Address.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
| 
 | |
|   @return The read value from the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciRead8 (
 | |
|   IN      UINTN                     Address
 | |
|   )
 | |
| {
 | |
|   ASSERT_INVALID_PCI_ADDRESS (Address, 0);
 | |
| 
 | |
|   return (UINT8) DxePciLibPciRootBridgeIoReadWorker (Address, EfiPciWidthUint8);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes an 8-bit PCI configuration register.
 | |
| 
 | |
|   Writes the 8-bit PCI configuration register specified by Address with the
 | |
|   value specified by Value. Value is returned. This function must guarantee
 | |
|   that all PCI read and write operations are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  Value   The value to write.
 | |
| 
 | |
|   @return The value written to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciWrite8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT8                     Value
 | |
|   )
 | |
| {
 | |
|   ASSERT_INVALID_PCI_ADDRESS (Address, 0);
 | |
| 
 | |
|   return (UINT8) DxePciLibPciRootBridgeIoWriteWorker (Address, EfiPciWidthUint8, Value);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise OR of an 8-bit PCI configuration register with
 | |
|   an 8-bit value.
 | |
| 
 | |
|   Reads the 8-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise OR between the read result and the value specified by
 | |
|   OrData, and writes the result to the 8-bit PCI configuration register
 | |
|   specified by Address. The value written to the PCI configuration register is
 | |
|   returned. This function must guarantee that all PCI read and write operations
 | |
|   are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  OrData  The value to OR with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciOr8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT8                     OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite8 (Address, (UINT8) (PciRead8 (Address) | OrData));
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit
 | |
|   value.
 | |
| 
 | |
|   Reads the 8-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData, and
 | |
|   writes the result to the 8-bit PCI configuration register specified by
 | |
|   Address. The value written to the PCI configuration register is returned.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  AndData The value to AND with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciAnd8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT8                     AndData
 | |
|   )
 | |
| {
 | |
|   return PciWrite8 (Address, (UINT8) (PciRead8 (Address) & AndData));
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise AND of an 8-bit PCI configuration register with an 8-bit
 | |
|   value, followed a  bitwise OR with another 8-bit value.
 | |
| 
 | |
|   Reads the 8-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData,
 | |
|   performs a bitwise OR between the result of the AND operation and
 | |
|   the value specified by OrData, and writes the result to the 8-bit PCI
 | |
|   configuration register specified by Address. The value written to the PCI
 | |
|   configuration register is returned. This function must guarantee that all PCI
 | |
|   read and write operations are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  AndData The value to AND with the PCI configuration register.
 | |
|   @param  OrData  The value to OR with the result of the AND operation.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciAndThenOr8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT8                     AndData,
 | |
|   IN      UINT8                     OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite8 (Address, (UINT8) ((PciRead8 (Address) & AndData) | OrData));
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field of a PCI configuration register.
 | |
| 
 | |
|   Reads the bit field in an 8-bit PCI configuration register. The bit field is
 | |
|   specified by the StartBit and the EndBit. The value of the bit field is
 | |
|   returned.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If StartBit is greater than 7, then ASSERT().
 | |
|   If EndBit is greater than 7, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to read.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
| 
 | |
|   @return The value of the bit field read from the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciBitFieldRead8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit
 | |
|   )
 | |
| {
 | |
|   return BitFieldRead8 (PciRead8 (Address), StartBit, EndBit);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes a bit field to a PCI configuration register.
 | |
| 
 | |
|   Writes Value to the bit field of the PCI configuration register. The bit
 | |
|   field is specified by the StartBit and the EndBit. All other bits in the
 | |
|   destination PCI configuration register are preserved. The new value of the
 | |
|   8-bit register is returned.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If StartBit is greater than 7, then ASSERT().
 | |
|   If EndBit is greater than 7, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  Value     The new value of the bit field.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciBitFieldWrite8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT8                     Value
 | |
|   )
 | |
| {
 | |
|   return PciWrite8 (
 | |
|            Address,
 | |
|            BitFieldWrite8 (PciRead8 (Address), StartBit, EndBit, Value)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in an 8-bit PCI configuration, performs a bitwise OR, and
 | |
|   writes the result back to the bit field in the 8-bit port.
 | |
| 
 | |
|   Reads the 8-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise OR between the read result and the value specified by
 | |
|   OrData, and writes the result to the 8-bit PCI configuration register
 | |
|   specified by Address. The value written to the PCI configuration register is
 | |
|   returned. This function must guarantee that all PCI read and write operations
 | |
|   are serialized. Extra left bits in OrData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If StartBit is greater than 7, then ASSERT().
 | |
|   If EndBit is greater than 7, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  OrData    The value to OR with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciBitFieldOr8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT8                     OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite8 (
 | |
|            Address,
 | |
|            BitFieldOr8 (PciRead8 (Address), StartBit, EndBit, OrData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in an 8-bit PCI configuration register, performs a bitwise
 | |
|   AND, and writes the result back to the bit field in the 8-bit register.
 | |
| 
 | |
|   Reads the 8-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData, and
 | |
|   writes the result to the 8-bit PCI configuration register specified by
 | |
|   Address. The value written to the PCI configuration register is returned.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized. Extra left bits in AndData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If StartBit is greater than 7, then ASSERT().
 | |
|   If EndBit is greater than 7, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  AndData   The value to AND with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciBitFieldAnd8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT8                     AndData
 | |
|   )
 | |
| {
 | |
|   return PciWrite8 (
 | |
|            Address,
 | |
|            BitFieldAnd8 (PciRead8 (Address), StartBit, EndBit, AndData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in an 8-bit port, performs a bitwise AND followed by a
 | |
|   bitwise OR, and writes the result back to the bit field in the
 | |
|   8-bit port.
 | |
| 
 | |
|   Reads the 8-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND followed by a bitwise OR between the read result and
 | |
|   the value specified by AndData, and writes the result to the 8-bit PCI
 | |
|   configuration register specified by Address. The value written to the PCI
 | |
|   configuration register is returned. This function must guarantee that all PCI
 | |
|   read and write operations are serialized. Extra left bits in both AndData and
 | |
|   OrData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If StartBit is greater than 7, then ASSERT().
 | |
|   If EndBit is greater than 7, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
|   If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..7.
 | |
|   @param  AndData   The value to AND with the PCI configuration register.
 | |
|   @param  OrData    The value to OR with the result of the AND operation.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT8
 | |
| EFIAPI
 | |
| PciBitFieldAndThenOr8 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT8                     AndData,
 | |
|   IN      UINT8                     OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite8 (
 | |
|            Address,
 | |
|            BitFieldAndThenOr8 (PciRead8 (Address), StartBit, EndBit, AndData, OrData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a 16-bit PCI configuration register.
 | |
| 
 | |
|   Reads and returns the 16-bit PCI configuration register specified by Address.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
| 
 | |
|   @return The read value from the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciRead16 (
 | |
|   IN      UINTN                     Address
 | |
|   )
 | |
| {
 | |
|   ASSERT_INVALID_PCI_ADDRESS (Address, 1);
 | |
| 
 | |
|   return (UINT16) DxePciLibPciRootBridgeIoReadWorker (Address, EfiPciWidthUint16);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes a 16-bit PCI configuration register.
 | |
| 
 | |
|   Writes the 16-bit PCI configuration register specified by Address with the
 | |
|   value specified by Value. Value is returned. This function must guarantee
 | |
|   that all PCI read and write operations are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  Value   The value to write.
 | |
| 
 | |
|   @return The value written to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciWrite16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT16                    Value
 | |
|   )
 | |
| {
 | |
|   ASSERT_INVALID_PCI_ADDRESS (Address, 1);
 | |
| 
 | |
|   return (UINT16) DxePciLibPciRootBridgeIoWriteWorker (Address, EfiPciWidthUint16, Value);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise OR of a 16-bit PCI configuration register with
 | |
|   a 16-bit value.
 | |
| 
 | |
|   Reads the 16-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise OR between the read result and the value specified by
 | |
|   OrData, and writes the result to the 16-bit PCI configuration register
 | |
|   specified by Address. The value written to the PCI configuration register is
 | |
|   returned. This function must guarantee that all PCI read and write operations
 | |
|   are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  OrData  The value to OR with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciOr16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT16                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite16 (Address, (UINT16) (PciRead16 (Address) | OrData));
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit
 | |
|   value.
 | |
| 
 | |
|   Reads the 16-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData, and
 | |
|   writes the result to the 16-bit PCI configuration register specified by
 | |
|   Address. The value written to the PCI configuration register is returned.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  AndData The value to AND with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciAnd16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT16                    AndData
 | |
|   )
 | |
| {
 | |
|   return PciWrite16 (Address, (UINT16) (PciRead16 (Address) & AndData));
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise AND of a 16-bit PCI configuration register with a 16-bit
 | |
|   value, followed a  bitwise OR with another 16-bit value.
 | |
| 
 | |
|   Reads the 16-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData,
 | |
|   performs a bitwise OR between the result of the AND operation and
 | |
|   the value specified by OrData, and writes the result to the 16-bit PCI
 | |
|   configuration register specified by Address. The value written to the PCI
 | |
|   configuration register is returned. This function must guarantee that all PCI
 | |
|   read and write operations are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  AndData The value to AND with the PCI configuration register.
 | |
|   @param  OrData  The value to OR with the result of the AND operation.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciAndThenOr16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT16                    AndData,
 | |
|   IN      UINT16                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite16 (Address, (UINT16) ((PciRead16 (Address) & AndData) | OrData));
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field of a PCI configuration register.
 | |
| 
 | |
|   Reads the bit field in a 16-bit PCI configuration register. The bit field is
 | |
|   specified by the StartBit and the EndBit. The value of the bit field is
 | |
|   returned.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 15, then ASSERT().
 | |
|   If EndBit is greater than 15, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to read.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
| 
 | |
|   @return The value of the bit field read from the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciBitFieldRead16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit
 | |
|   )
 | |
| {
 | |
|   return BitFieldRead16 (PciRead16 (Address), StartBit, EndBit);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes a bit field to a PCI configuration register.
 | |
| 
 | |
|   Writes Value to the bit field of the PCI configuration register. The bit
 | |
|   field is specified by the StartBit and the EndBit. All other bits in the
 | |
|   destination PCI configuration register are preserved. The new value of the
 | |
|   16-bit register is returned.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 15, then ASSERT().
 | |
|   If EndBit is greater than 15, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  Value     The new value of the bit field.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciBitFieldWrite16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT16                    Value
 | |
|   )
 | |
| {
 | |
|   return PciWrite16 (
 | |
|            Address,
 | |
|            BitFieldWrite16 (PciRead16 (Address), StartBit, EndBit, Value)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in a 16-bit PCI configuration, performs a bitwise OR, and
 | |
|   writes the result back to the bit field in the 16-bit port.
 | |
| 
 | |
|   Reads the 16-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise OR between the read result and the value specified by
 | |
|   OrData, and writes the result to the 16-bit PCI configuration register
 | |
|   specified by Address. The value written to the PCI configuration register is
 | |
|   returned. This function must guarantee that all PCI read and write operations
 | |
|   are serialized. Extra left bits in OrData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 15, then ASSERT().
 | |
|   If EndBit is greater than 15, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  OrData    The value to OR with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciBitFieldOr16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT16                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite16 (
 | |
|            Address,
 | |
|            BitFieldOr16 (PciRead16 (Address), StartBit, EndBit, OrData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in a 16-bit PCI configuration register, performs a bitwise
 | |
|   AND, and writes the result back to the bit field in the 16-bit register.
 | |
| 
 | |
|   Reads the 16-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData, and
 | |
|   writes the result to the 16-bit PCI configuration register specified by
 | |
|   Address. The value written to the PCI configuration register is returned.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized. Extra left bits in AndData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 15, then ASSERT().
 | |
|   If EndBit is greater than 15, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  AndData   The value to AND with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciBitFieldAnd16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT16                    AndData
 | |
|   )
 | |
| {
 | |
|   return PciWrite16 (
 | |
|            Address,
 | |
|            BitFieldAnd16 (PciRead16 (Address), StartBit, EndBit, AndData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in a 16-bit port, performs a bitwise AND followed by a
 | |
|   bitwise OR, and writes the result back to the bit field in the
 | |
|   16-bit port.
 | |
| 
 | |
|   Reads the 16-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND followed by a bitwise OR between the read result and
 | |
|   the value specified by AndData, and writes the result to the 16-bit PCI
 | |
|   configuration register specified by Address. The value written to the PCI
 | |
|   configuration register is returned. This function must guarantee that all PCI
 | |
|   read and write operations are serialized. Extra left bits in both AndData and
 | |
|   OrData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 16-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 15, then ASSERT().
 | |
|   If EndBit is greater than 15, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
|   If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..15.
 | |
|   @param  AndData   The value to AND with the PCI configuration register.
 | |
|   @param  OrData    The value to OR with the result of the AND operation.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT16
 | |
| EFIAPI
 | |
| PciBitFieldAndThenOr16 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT16                    AndData,
 | |
|   IN      UINT16                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite16 (
 | |
|            Address,
 | |
|            BitFieldAndThenOr16 (PciRead16 (Address), StartBit, EndBit, AndData, OrData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a 32-bit PCI configuration register.
 | |
| 
 | |
|   Reads and returns the 32-bit PCI configuration register specified by Address.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
| 
 | |
|   @return The read value from the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciRead32 (
 | |
|   IN      UINTN                     Address
 | |
|   )
 | |
| {
 | |
|   ASSERT_INVALID_PCI_ADDRESS (Address, 3);
 | |
| 
 | |
|   return DxePciLibPciRootBridgeIoReadWorker (Address, EfiPciWidthUint32);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes a 32-bit PCI configuration register.
 | |
| 
 | |
|   Writes the 32-bit PCI configuration register specified by Address with the
 | |
|   value specified by Value. Value is returned. This function must guarantee
 | |
|   that all PCI read and write operations are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  Value   The value to write.
 | |
| 
 | |
|   @return The value written to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciWrite32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT32                    Value
 | |
|   )
 | |
| {
 | |
|   ASSERT_INVALID_PCI_ADDRESS (Address, 3);
 | |
| 
 | |
|   return DxePciLibPciRootBridgeIoWriteWorker (Address, EfiPciWidthUint32, Value);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise OR of a 32-bit PCI configuration register with
 | |
|   a 32-bit value.
 | |
| 
 | |
|   Reads the 32-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise OR between the read result and the value specified by
 | |
|   OrData, and writes the result to the 32-bit PCI configuration register
 | |
|   specified by Address. The value written to the PCI configuration register is
 | |
|   returned. This function must guarantee that all PCI read and write operations
 | |
|   are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  OrData  The value to OR with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciOr32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT32                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite32 (Address, PciRead32 (Address) | OrData);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit
 | |
|   value.
 | |
| 
 | |
|   Reads the 32-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData, and
 | |
|   writes the result to the 32-bit PCI configuration register specified by
 | |
|   Address. The value written to the PCI configuration register is returned.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  AndData The value to AND with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciAnd32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT32                    AndData
 | |
|   )
 | |
| {
 | |
|   return PciWrite32 (Address, PciRead32 (Address) & AndData);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Performs a bitwise AND of a 32-bit PCI configuration register with a 32-bit
 | |
|   value, followed a  bitwise OR with another 32-bit value.
 | |
| 
 | |
|   Reads the 32-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData,
 | |
|   performs a bitwise OR between the result of the AND operation and
 | |
|   the value specified by OrData, and writes the result to the 32-bit PCI
 | |
|   configuration register specified by Address. The value written to the PCI
 | |
|   configuration register is returned. This function must guarantee that all PCI
 | |
|   read and write operations are serialized.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
| 
 | |
|   @param  Address The address that encodes the PCI Bus, Device, Function and
 | |
|                   Register.
 | |
|   @param  AndData The value to AND with the PCI configuration register.
 | |
|   @param  OrData  The value to OR with the result of the AND operation.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciAndThenOr32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINT32                    AndData,
 | |
|   IN      UINT32                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite32 (Address, (PciRead32 (Address) & AndData) | OrData);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field of a PCI configuration register.
 | |
| 
 | |
|   Reads the bit field in a 32-bit PCI configuration register. The bit field is
 | |
|   specified by the StartBit and the EndBit. The value of the bit field is
 | |
|   returned.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 31, then ASSERT().
 | |
|   If EndBit is greater than 31, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to read.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
| 
 | |
|   @return The value of the bit field read from the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciBitFieldRead32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit
 | |
|   )
 | |
| {
 | |
|   return BitFieldRead32 (PciRead32 (Address), StartBit, EndBit);
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes a bit field to a PCI configuration register.
 | |
| 
 | |
|   Writes Value to the bit field of the PCI configuration register. The bit
 | |
|   field is specified by the StartBit and the EndBit. All other bits in the
 | |
|   destination PCI configuration register are preserved. The new value of the
 | |
|   32-bit register is returned.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 31, then ASSERT().
 | |
|   If EndBit is greater than 31, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If Value is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  Value     The new value of the bit field.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciBitFieldWrite32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT32                    Value
 | |
|   )
 | |
| {
 | |
|   return PciWrite32 (
 | |
|            Address,
 | |
|            BitFieldWrite32 (PciRead32 (Address), StartBit, EndBit, Value)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in a 32-bit PCI configuration, performs a bitwise OR, and
 | |
|   writes the result back to the bit field in the 32-bit port.
 | |
| 
 | |
|   Reads the 32-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise OR between the read result and the value specified by
 | |
|   OrData, and writes the result to the 32-bit PCI configuration register
 | |
|   specified by Address. The value written to the PCI configuration register is
 | |
|   returned. This function must guarantee that all PCI read and write operations
 | |
|   are serialized. Extra left bits in OrData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 31, then ASSERT().
 | |
|   If EndBit is greater than 31, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  OrData    The value to OR with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciBitFieldOr32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT32                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite32 (
 | |
|            Address,
 | |
|            BitFieldOr32 (PciRead32 (Address), StartBit, EndBit, OrData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in a 32-bit PCI configuration register, performs a bitwise
 | |
|   AND, and writes the result back to the bit field in the 32-bit register.
 | |
| 
 | |
|   Reads the 32-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND between the read result and the value specified by AndData, and
 | |
|   writes the result to the 32-bit PCI configuration register specified by
 | |
|   Address. The value written to the PCI configuration register is returned.
 | |
|   This function must guarantee that all PCI read and write operations are
 | |
|   serialized. Extra left bits in AndData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 31, then ASSERT().
 | |
|   If EndBit is greater than 31, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  AndData   The value to AND with the PCI configuration register.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciBitFieldAnd32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT32                    AndData
 | |
|   )
 | |
| {
 | |
|   return PciWrite32 (
 | |
|            Address,
 | |
|            BitFieldAnd32 (PciRead32 (Address), StartBit, EndBit, AndData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a bit field in a 32-bit port, performs a bitwise AND followed by a
 | |
|   bitwise OR, and writes the result back to the bit field in the
 | |
|   32-bit port.
 | |
| 
 | |
|   Reads the 32-bit PCI configuration register specified by Address, performs a
 | |
|   bitwise AND followed by a bitwise OR between the read result and
 | |
|   the value specified by AndData, and writes the result to the 32-bit PCI
 | |
|   configuration register specified by Address. The value written to the PCI
 | |
|   configuration register is returned. This function must guarantee that all PCI
 | |
|   read and write operations are serialized. Extra left bits in both AndData and
 | |
|   OrData are stripped.
 | |
| 
 | |
|   If Address > 0x0FFFFFFF, then ASSERT().
 | |
|   If Address is not aligned on a 32-bit boundary, then ASSERT().
 | |
|   If StartBit is greater than 31, then ASSERT().
 | |
|   If EndBit is greater than 31, then ASSERT().
 | |
|   If EndBit is less than StartBit, then ASSERT().
 | |
|   If AndData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
|   If OrData is larger than the bitmask value range specified by StartBit and EndBit, then ASSERT().
 | |
| 
 | |
|   @param  Address   The PCI configuration register to write.
 | |
|   @param  StartBit  The ordinal of the least significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  EndBit    The ordinal of the most significant bit in the bit field.
 | |
|                     Range 0..31.
 | |
|   @param  AndData   The value to AND with the PCI configuration register.
 | |
|   @param  OrData    The value to OR with the result of the AND operation.
 | |
| 
 | |
|   @return The value written back to the PCI configuration register.
 | |
| 
 | |
| **/
 | |
| UINT32
 | |
| EFIAPI
 | |
| PciBitFieldAndThenOr32 (
 | |
|   IN      UINTN                     Address,
 | |
|   IN      UINTN                     StartBit,
 | |
|   IN      UINTN                     EndBit,
 | |
|   IN      UINT32                    AndData,
 | |
|   IN      UINT32                    OrData
 | |
|   )
 | |
| {
 | |
|   return PciWrite32 (
 | |
|            Address,
 | |
|            BitFieldAndThenOr32 (PciRead32 (Address), StartBit, EndBit, AndData, OrData)
 | |
|            );
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Reads a range of PCI configuration registers into a caller supplied buffer.
 | |
| 
 | |
|   Reads the range of PCI configuration registers specified by StartAddress and
 | |
|   Size into the buffer specified by Buffer. This function only allows the PCI
 | |
|   configuration registers from a single PCI function to be read. Size is
 | |
|   returned. When possible 32-bit PCI configuration read cycles are used to read
 | |
|   from StartAdress to StartAddress + Size. Due to alignment restrictions, 8-bit
 | |
|   and 16-bit PCI configuration read cycles may be used at the beginning and the
 | |
|   end of the range.
 | |
| 
 | |
|   If StartAddress > 0x0FFFFFFF, then ASSERT().
 | |
|   If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT().
 | |
|   If Size > 0 and Buffer is NULL, then ASSERT().
 | |
| 
 | |
|   @param  StartAddress  The starting address that encodes the PCI Bus, Device,
 | |
|                         Function and Register.
 | |
|   @param  Size          The size in bytes of the transfer.
 | |
|   @param  Buffer        The pointer to a buffer receiving the data read.
 | |
| 
 | |
|   @return Size
 | |
| 
 | |
| **/
 | |
| UINTN
 | |
| EFIAPI
 | |
| PciReadBuffer (
 | |
|   IN      UINTN                     StartAddress,
 | |
|   IN      UINTN                     Size,
 | |
|   OUT     VOID                      *Buffer
 | |
|   )
 | |
| {
 | |
|   UINTN                             ReturnValue;
 | |
| 
 | |
|   ASSERT_INVALID_PCI_ADDRESS (StartAddress, 0);
 | |
|   ASSERT (((StartAddress & 0xFFF) + Size) <= 0x1000);
 | |
| 
 | |
|   if (Size == 0) {
 | |
|     return Size;
 | |
|   }
 | |
| 
 | |
|   ASSERT (Buffer != NULL);
 | |
| 
 | |
|   //
 | |
|   // Save Size for return
 | |
|   //
 | |
|   ReturnValue = Size;
 | |
| 
 | |
|   if ((StartAddress & BIT0) != 0) {
 | |
|     //
 | |
|     // Read a byte if StartAddress is byte aligned
 | |
|     //
 | |
|     *(volatile UINT8 *)Buffer = PciRead8 (StartAddress);
 | |
|     StartAddress += sizeof (UINT8);
 | |
|     Size -= sizeof (UINT8);
 | |
|     Buffer = (UINT8*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   if (Size >= sizeof (UINT16) && (StartAddress & BIT1) != 0) {
 | |
|     //
 | |
|     // Read a word if StartAddress is word aligned
 | |
|     //
 | |
|     WriteUnaligned16 (Buffer, PciRead16 (StartAddress));
 | |
|     StartAddress += sizeof (UINT16);
 | |
|     Size -= sizeof (UINT16);
 | |
|     Buffer = (UINT16*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   while (Size >= sizeof (UINT32)) {
 | |
|     //
 | |
|     // Read as many double words as possible
 | |
|     //
 | |
|     WriteUnaligned32 (Buffer, PciRead32 (StartAddress));
 | |
|     StartAddress += sizeof (UINT32);
 | |
|     Size -= sizeof (UINT32);
 | |
|     Buffer = (UINT32*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   if (Size >= sizeof (UINT16)) {
 | |
|     //
 | |
|     // Read the last remaining word if exist
 | |
|     //
 | |
|     WriteUnaligned16 (Buffer, PciRead16 (StartAddress));
 | |
|     StartAddress += sizeof (UINT16);
 | |
|     Size -= sizeof (UINT16);
 | |
|     Buffer = (UINT16*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   if (Size >= sizeof (UINT8)) {
 | |
|     //
 | |
|     // Read the last remaining byte if exist
 | |
|     //
 | |
|     *(volatile UINT8 *)Buffer = PciRead8 (StartAddress);
 | |
|   }
 | |
| 
 | |
|   return ReturnValue;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Copies the data in a caller supplied buffer to a specified range of PCI
 | |
|   configuration space.
 | |
| 
 | |
|   Writes the range of PCI configuration registers specified by StartAddress and
 | |
|   Size from the buffer specified by Buffer. This function only allows the PCI
 | |
|   configuration registers from a single PCI function to be written. Size is
 | |
|   returned. When possible 32-bit PCI configuration write cycles are used to
 | |
|   write from StartAdress to StartAddress + Size. Due to alignment restrictions,
 | |
|   8-bit and 16-bit PCI configuration write cycles may be used at the beginning
 | |
|   and the end of the range.
 | |
| 
 | |
|   If StartAddress > 0x0FFFFFFF, then ASSERT().
 | |
|   If ((StartAddress & 0xFFF) + Size) > 0x1000, then ASSERT().
 | |
|   If Size > 0 and Buffer is NULL, then ASSERT().
 | |
| 
 | |
|   @param  StartAddress  The starting address that encodes the PCI Bus, Device,
 | |
|                         Function and Register.
 | |
|   @param  Size          The size in bytes of the transfer.
 | |
|   @param  Buffer        The pointer to a buffer containing the data to write.
 | |
| 
 | |
|   @return Size written to StartAddress.
 | |
| 
 | |
| **/
 | |
| UINTN
 | |
| EFIAPI
 | |
| PciWriteBuffer (
 | |
|   IN      UINTN                     StartAddress,
 | |
|   IN      UINTN                     Size,
 | |
|   IN      VOID                      *Buffer
 | |
|   )
 | |
| {
 | |
|   UINTN                             ReturnValue;
 | |
| 
 | |
|   ASSERT_INVALID_PCI_ADDRESS (StartAddress, 0);
 | |
|   ASSERT (((StartAddress & 0xFFF) + Size) <= 0x1000);
 | |
| 
 | |
|   if (Size == 0) {
 | |
|     return 0;
 | |
|   }
 | |
| 
 | |
|   ASSERT (Buffer != NULL);
 | |
| 
 | |
|   //
 | |
|   // Save Size for return
 | |
|   //
 | |
|   ReturnValue = Size;
 | |
| 
 | |
|   if ((StartAddress & BIT0) != 0) {
 | |
|     //
 | |
|     // Write a byte if StartAddress is byte aligned
 | |
|     //
 | |
|     PciWrite8 (StartAddress, *(UINT8*)Buffer);
 | |
|     StartAddress += sizeof (UINT8);
 | |
|     Size -= sizeof (UINT8);
 | |
|     Buffer = (UINT8*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   if (Size >= sizeof (UINT16) && (StartAddress & BIT1) != 0) {
 | |
|     //
 | |
|     // Write a word if StartAddress is word aligned
 | |
|     //
 | |
|     PciWrite16 (StartAddress, ReadUnaligned16 (Buffer));
 | |
|     StartAddress += sizeof (UINT16);
 | |
|     Size -= sizeof (UINT16);
 | |
|     Buffer = (UINT16*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   while (Size >= sizeof (UINT32)) {
 | |
|     //
 | |
|     // Write as many double words as possible
 | |
|     //
 | |
|     PciWrite32 (StartAddress, ReadUnaligned32 (Buffer));
 | |
|     StartAddress += sizeof (UINT32);
 | |
|     Size -= sizeof (UINT32);
 | |
|     Buffer = (UINT32*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   if (Size >= sizeof (UINT16)) {
 | |
|     //
 | |
|     // Write the last remaining word if exist
 | |
|     //
 | |
|     PciWrite16 (StartAddress, ReadUnaligned16 (Buffer));
 | |
|     StartAddress += sizeof (UINT16);
 | |
|     Size -= sizeof (UINT16);
 | |
|     Buffer = (UINT16*)Buffer + 1;
 | |
|   }
 | |
| 
 | |
|   if (Size >= sizeof (UINT8)) {
 | |
|     //
 | |
|     // Write the last remaining byte if exist
 | |
|     //
 | |
|     PciWrite8 (StartAddress, *(UINT8*)Buffer);
 | |
|   }
 | |
| 
 | |
|   return ReturnValue;
 | |
| }
 |