REF: https://bugzilla.tianocore.org/show_bug.cgi?id=3737 Apply uncrustify changes to .c/.h files in the MdePkg package Cc: Andrew Fish <afish@apple.com> Cc: Leif Lindholm <leif@nuviainc.com> Cc: Michael D Kinney <michael.d.kinney@intel.com> Signed-off-by: Michael Kubacki <michael.kubacki@microsoft.com> Reviewed-by: Liming Gao <gaoliming@byosoft.com.cn>
		
			
				
	
	
		
			58 lines
		
	
	
		
			1.3 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			58 lines
		
	
	
		
			1.3 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /** @file
 | |
|   Internal function to get spin lock alignment.
 | |
| 
 | |
|   Copyright (c) 2016 - 2018, Intel Corporation. All rights reserved.<BR>
 | |
|   SPDX-License-Identifier: BSD-2-Clause-Patent
 | |
| 
 | |
| **/
 | |
| 
 | |
| #include "BaseSynchronizationLibInternals.h"
 | |
| 
 | |
| /**
 | |
|   Internal function to retrieve the architecture specific spin lock alignment
 | |
|   requirements for optimal spin lock performance.
 | |
| 
 | |
|   @return The architecture specific spin lock alignment.
 | |
| 
 | |
| **/
 | |
| UINTN
 | |
| InternalGetSpinLockProperties (
 | |
|   VOID
 | |
|   )
 | |
| {
 | |
|   UINT32  RegEax;
 | |
|   UINT32  RegEbx;
 | |
|   UINTN   FamilyId;
 | |
|   UINTN   ModelId;
 | |
|   UINTN   CacheLineSize;
 | |
| 
 | |
|   //
 | |
|   // Retrieve CPUID Version Information
 | |
|   //
 | |
|   AsmCpuid (0x01, &RegEax, &RegEbx, NULL, NULL);
 | |
|   //
 | |
|   // EBX: Bits 15 - 08: CLFLUSH line size (Value * 8 = cache line size)
 | |
|   //
 | |
|   CacheLineSize = ((RegEbx >> 8) & 0xff) * 8;
 | |
|   //
 | |
|   // Retrieve CPU Family and Model
 | |
|   //
 | |
|   FamilyId = (RegEax >> 8) & 0xf;
 | |
|   ModelId  = (RegEax >> 4) & 0xf;
 | |
|   if (FamilyId == 0x0f) {
 | |
|     //
 | |
|     // In processors based on Intel NetBurst microarchitecture, use two cache lines
 | |
|     //
 | |
|     ModelId = ModelId | ((RegEax >> 12) & 0xf0);
 | |
|     if ((ModelId <= 0x04) || (ModelId == 0x06)) {
 | |
|       CacheLineSize *= 2;
 | |
|     }
 | |
|   }
 | |
| 
 | |
|   if (CacheLineSize < 32) {
 | |
|     CacheLineSize = 32;
 | |
|   }
 | |
| 
 | |
|   return CacheLineSize;
 | |
| }
 |