4202 lines
		
	
	
		
			145 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			4202 lines
		
	
	
		
			145 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/** @file
 | 
						|
 | 
						|
Copyright (c) 2020, Intel Corporation. All rights reserved.<BR>
 | 
						|
 | 
						|
Redistribution and use in source and binary forms, with or without modification,
 | 
						|
are permitted provided that the following conditions are met:
 | 
						|
 | 
						|
* Redistributions of source code must retain the above copyright notice, this
 | 
						|
  list of conditions and the following disclaimer.
 | 
						|
* Redistributions in binary form must reproduce the above copyright notice, this
 | 
						|
  list of conditions and the following disclaimer in the documentation and/or
 | 
						|
  other materials provided with the distribution.
 | 
						|
* Neither the name of Intel Corporation nor the names of its contributors may
 | 
						|
  be used to endorse or promote products derived from this software without
 | 
						|
  specific prior written permission.
 | 
						|
 | 
						|
  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 | 
						|
  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 | 
						|
  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 | 
						|
  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 | 
						|
  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 | 
						|
  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 | 
						|
  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 | 
						|
  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 | 
						|
  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 | 
						|
  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
 | 
						|
  THE POSSIBILITY OF SUCH DAMAGE.
 | 
						|
 | 
						|
  This file is automatically generated. Please do NOT modify !!!
 | 
						|
 | 
						|
**/
 | 
						|
 | 
						|
#ifndef __FSPSUPD_H__
 | 
						|
#define __FSPSUPD_H__
 | 
						|
 | 
						|
#include <FspUpd.h>
 | 
						|
 | 
						|
#pragma pack(1)
 | 
						|
 | 
						|
 | 
						|
///
 | 
						|
/// Azalia Header structure
 | 
						|
///
 | 
						|
typedef struct {
 | 
						|
  UINT16 VendorId;           ///< Codec Vendor ID
 | 
						|
  UINT16 DeviceId;           ///< Codec Device ID
 | 
						|
  UINT8  RevisionId;         ///< Revision ID of the codec. 0xFF matches any revision.
 | 
						|
  UINT8  SdiNum;             ///< SDI number, 0xFF matches any SDI.
 | 
						|
  UINT16 DataDwords;         ///< Number of data DWORDs pointed by the codec data buffer.
 | 
						|
  UINT32 Reserved;           ///< Reserved for future use. Must be set to 0.
 | 
						|
} AZALIA_HEADER;
 | 
						|
 | 
						|
///
 | 
						|
/// Audio Azalia Verb Table structure
 | 
						|
///
 | 
						|
typedef struct {
 | 
						|
  AZALIA_HEADER Header;      ///< AZALIA PCH header
 | 
						|
  UINT32        *Data;       ///< Pointer to the data buffer. Its length is specified in the header
 | 
						|
} AUDIO_AZALIA_VERB_TABLE;
 | 
						|
 | 
						|
///
 | 
						|
/// Refer to the definition of PCH_INT_PIN
 | 
						|
///
 | 
						|
typedef enum {
 | 
						|
  SiPchNoInt,        ///< No Interrupt Pin
 | 
						|
  SiPchIntA,
 | 
						|
  SiPchIntB,
 | 
						|
  SiPchIntC,
 | 
						|
  SiPchIntD
 | 
						|
} SI_PCH_INT_PIN;
 | 
						|
///
 | 
						|
/// The PCH_DEVICE_INTERRUPT_CONFIG block describes interrupt pin, IRQ and interrupt mode for PCH device.
 | 
						|
///
 | 
						|
typedef struct {
 | 
						|
  UINT8        Device;                  ///< Device number
 | 
						|
  UINT8        Function;                ///< Device function
 | 
						|
  UINT8        IntX;                    ///< Interrupt pin: INTA-INTD (see SI_PCH_INT_PIN)
 | 
						|
  UINT8        Irq;                     ///< IRQ to be set for device.
 | 
						|
} SI_PCH_DEVICE_INTERRUPT_CONFIG;
 | 
						|
 | 
						|
#define SI_PCH_MAX_DEVICE_INTERRUPT_CONFIG  64       ///< Number of all PCH devices
 | 
						|
 | 
						|
 | 
						|
/** Fsp S Configuration
 | 
						|
**/
 | 
						|
typedef struct {
 | 
						|
 | 
						|
/** Offset 0x0020 - Logo Pointer
 | 
						|
  Points to PEI Display Logo Image
 | 
						|
**/
 | 
						|
  UINT32                      LogoPtr;
 | 
						|
 | 
						|
/** Offset 0x0024 - Logo Size
 | 
						|
  Size of PEI Display Logo Image
 | 
						|
**/
 | 
						|
  UINT32                      LogoSize;
 | 
						|
 | 
						|
/** Offset 0x0028 - Blt Buffer Address
 | 
						|
  Address of Blt buffer
 | 
						|
**/
 | 
						|
  UINT32                      BltBufferAddress;
 | 
						|
 | 
						|
/** Offset 0x002C - Blt Buffer Size
 | 
						|
  Size of Blt Buffer, is equal to PixelWidth * PixelHeight * 4 bytes (the size of
 | 
						|
  EFI_GRAPHICS_OUTPUT_BLT_PIXEL)
 | 
						|
**/
 | 
						|
  UINT32                      BltBufferSize;
 | 
						|
 | 
						|
/** Offset 0x0030 - Graphics Configuration Ptr
 | 
						|
  Points to VBT
 | 
						|
**/
 | 
						|
  UINT32                      GraphicsConfigPtr;
 | 
						|
 | 
						|
/** Offset 0x0034 - Enable Device 4
 | 
						|
  Enable/disable Device 4
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Device4Enable;
 | 
						|
 | 
						|
/** Offset 0x0035 - Show SPI controller
 | 
						|
  Enable/disable to show SPI controller.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ShowSpiController;
 | 
						|
 | 
						|
/** Offset 0x0036
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace0[2];
 | 
						|
 | 
						|
/** Offset 0x0038 - MicrocodeRegionBase
 | 
						|
  Memory Base of Microcode Updates
 | 
						|
**/
 | 
						|
  UINT32                      MicrocodeRegionBase;
 | 
						|
 | 
						|
/** Offset 0x003C - MicrocodeRegionSize
 | 
						|
  Size of Microcode Updates
 | 
						|
**/
 | 
						|
  UINT32                      MicrocodeRegionSize;
 | 
						|
 | 
						|
/** Offset 0x0040 - Turbo Mode
 | 
						|
  Enable/Disable Turbo mode. 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TurboMode;
 | 
						|
 | 
						|
/** Offset 0x0041 - Enable SATA SALP Support
 | 
						|
  Enable/disable SATA Aggressive Link Power Management.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataSalpSupport;
 | 
						|
 | 
						|
/** Offset 0x0042 - Enable SATA ports
 | 
						|
  Enable/disable SATA ports. One byte for each port, byte0 for port0, byte1 for port1,
 | 
						|
  and so on.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsEnable[8];
 | 
						|
 | 
						|
/** Offset 0x004A - Enable SATA DEVSLP Feature
 | 
						|
  Enable/disable SATA DEVSLP per port. 0 is disable, 1 is enable. One byte for each
 | 
						|
  port, byte0 for port0, byte1 for port1, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsDevSlp[8];
 | 
						|
 | 
						|
/** Offset 0x0052 - Enable USB2 ports
 | 
						|
  Enable/disable per USB2 ports. One byte for each port, byte0 for port0, byte1 for
 | 
						|
  port1, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       PortUsb20Enable[16];
 | 
						|
 | 
						|
/** Offset 0x0062 - Enable USB3 ports
 | 
						|
  Enable/disable per USB3 ports. One byte for each port, byte0 for port0, byte1 for
 | 
						|
  port1, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       PortUsb30Enable[10];
 | 
						|
 | 
						|
/** Offset 0x006C - Enable xDCI controller
 | 
						|
  Enable/disable to xDCI controller.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       XdciEnable;
 | 
						|
 | 
						|
/** Offset 0x006D
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace1[3];
 | 
						|
 | 
						|
/** Offset 0x0070 - Address of PCH_DEVICE_INTERRUPT_CONFIG table.
 | 
						|
  The address of the table of PCH_DEVICE_INTERRUPT_CONFIG.
 | 
						|
**/
 | 
						|
  UINT32                      DevIntConfigPtr;
 | 
						|
 | 
						|
/** Offset 0x0074 - Number of DevIntConfig Entry
 | 
						|
  Number of Device Interrupt Configuration Entry. If this is not zero, the DevIntConfigPtr
 | 
						|
  must not be NULL.
 | 
						|
**/
 | 
						|
  UINT8                       NumOfDevIntConfig;
 | 
						|
 | 
						|
/** Offset 0x0075 - PIRQx to IRQx Map Config
 | 
						|
  PIRQx to IRQx mapping. The valid value is 0x00 to 0x0F for each. First byte is for
 | 
						|
  PIRQA, second byte is for PIRQB, and so on. The setting is only available in Legacy
 | 
						|
  8259 PCI mode.
 | 
						|
**/
 | 
						|
  UINT8                       PxRcConfig[8];
 | 
						|
 | 
						|
/** Offset 0x007D - Select GPIO IRQ Route
 | 
						|
  GPIO IRQ Select. The valid value is 14 or 15.
 | 
						|
**/
 | 
						|
  UINT8                       GpioIrqRoute;
 | 
						|
 | 
						|
/** Offset 0x007E - Select SciIrqSelect
 | 
						|
  SCI IRQ Select. The valid value is 9, 10, 11, and 20, 21, 22, 23 for APIC only.
 | 
						|
**/
 | 
						|
  UINT8                       SciIrqSelect;
 | 
						|
 | 
						|
/** Offset 0x007F - Select TcoIrqSelect
 | 
						|
  TCO IRQ Select. The valid value is 9, 10, 11, 20, 21, 22, 23.
 | 
						|
**/
 | 
						|
  UINT8                       TcoIrqSelect;
 | 
						|
 | 
						|
/** Offset 0x0080 - Enable/Disable Tco IRQ
 | 
						|
  Enable/disable TCO IRQ
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TcoIrqEnable;
 | 
						|
 | 
						|
/** Offset 0x0081 - PCH HDA Verb Table Entry Number
 | 
						|
  Number of Entries in Verb Table.
 | 
						|
**/
 | 
						|
  UINT8                       PchHdaVerbTableEntryNum;
 | 
						|
 | 
						|
/** Offset 0x0082
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace2[2];
 | 
						|
 | 
						|
/** Offset 0x0084 - PCH HDA Verb Table Pointer
 | 
						|
  Pointer to Array of pointers to Verb Table.
 | 
						|
**/
 | 
						|
  UINT32                      PchHdaVerbTablePtr;
 | 
						|
 | 
						|
/** Offset 0x0088 - PCH HDA Codec Sx Wake Capability
 | 
						|
  Capability to detect wake initiated by a codec in Sx
 | 
						|
**/
 | 
						|
  UINT8                       PchHdaCodecSxWakeCapability;
 | 
						|
 | 
						|
/** Offset 0x0089 - Enable SATA
 | 
						|
  Enable/disable SATA controller.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataEnable;
 | 
						|
 | 
						|
/** Offset 0x008A - SATA Mode
 | 
						|
  Select SATA controller working mode.
 | 
						|
  0:AHCI, 1:RAID
 | 
						|
**/
 | 
						|
  UINT8                       SataMode;
 | 
						|
 | 
						|
/** Offset 0x008B - SPIn Device Mode
 | 
						|
  Selects SPI operation mode. N represents controller index: SPI0, SPI1, ... Available
 | 
						|
  modes: 0:SerialIoSpiDisabled, 1:SerialIoSpiPci, 2:SerialIoSpiHidden
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoSpiMode[7];
 | 
						|
 | 
						|
/** Offset 0x0092 - SPI<N> Chip Select Polarity
 | 
						|
  Sets polarity for each chip Select. Available options: 0:SerialIoSpiCsActiveLow,
 | 
						|
  1:SerialIoSpiCsActiveHigh
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoSpiCsPolarity[14];
 | 
						|
 | 
						|
/** Offset 0x00A0 - SPI<N> Chip Select Enable
 | 
						|
  0:Disabled, 1:Enabled. Enables GPIO for CS0 or CS1 if it is Enabled
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoSpiCsEnable[14];
 | 
						|
 | 
						|
/** Offset 0x00AE - SPIn Default Chip Select Output
 | 
						|
  Sets Default CS as Output. N represents controller index: SPI0, SPI1, ... Available
 | 
						|
  options: 0:CS0, 1:CS1
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoSpiDefaultCsOutput[7];
 | 
						|
 | 
						|
/** Offset 0x00B5 - SPIn Default Chip Select Mode HW/SW
 | 
						|
  Sets Default CS Mode Hardware or Software. N represents controller index: SPI0,
 | 
						|
  SPI1, ... Available options: 0:HW, 1:SW
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoSpiCsMode[7];
 | 
						|
 | 
						|
/** Offset 0x00BC - SPIn Default Chip Select State Low/High
 | 
						|
  Sets Default CS State Low or High. N represents controller index: SPI0, SPI1, ...
 | 
						|
  Available options: 0:Low, 1:High
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoSpiCsState[7];
 | 
						|
 | 
						|
/** Offset 0x00C3 - UARTn Device Mode
 | 
						|
  Selects Uart operation mode. N represents controller index: Uart0, Uart1, ... Available
 | 
						|
  modes: 0:SerialIoUartDisabled, 1:SerialIoUartPci, 2:SerialIoUartHidden, 3:SerialIoUartCom,
 | 
						|
  4:SerialIoUartSkipInit
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartMode[7];
 | 
						|
 | 
						|
/** Offset 0x00CA
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace3[2];
 | 
						|
 | 
						|
/** Offset 0x00CC - Default BaudRate for each Serial IO UART
 | 
						|
  Set default BaudRate Supported from 0 - default to 6000000
 | 
						|
**/
 | 
						|
  UINT32                      SerialIoUartBaudRate[7];
 | 
						|
 | 
						|
/** Offset 0x00E8 - Default ParityType for each Serial IO UART
 | 
						|
  Set default Parity. 0: DefaultParity, 1: NoParity, 2: EvenParity, 3: OddParity
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartParity[7];
 | 
						|
 | 
						|
/** Offset 0x00EF - Default DataBits for each Serial IO UART
 | 
						|
  Set default word length. 0: Default, 5,6,7,8
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartDataBits[7];
 | 
						|
 | 
						|
/** Offset 0x00F6 - Default StopBits for each Serial IO UART
 | 
						|
  Set default stop bits. 0: DefaultStopBits, 1: OneStopBit, 2: OneFiveStopBits, 3:
 | 
						|
  TwoStopBits
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartStopBits[7];
 | 
						|
 | 
						|
/** Offset 0x00FD - Power Gating mode for each Serial IO UART that works in COM mode
 | 
						|
  Set Power Gating. 0: Disabled, 1: Enabled, 2: Auto
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartPowerGating[7];
 | 
						|
 | 
						|
/** Offset 0x0104 - Enable Dma for each Serial IO UART that supports it
 | 
						|
  Set DMA/PIO mode. 0: Disabled, 1: Enabled
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartDmaEnable[7];
 | 
						|
 | 
						|
/** Offset 0x010B - Enables UART hardware flow control, CTS and RTS lines
 | 
						|
  Enables UART hardware flow control, CTS and RTS lines.
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartAutoFlow[7];
 | 
						|
 | 
						|
/** Offset 0x0112
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace4[2];
 | 
						|
 | 
						|
/** Offset 0x0114 - SerialIoUartRtsPinMuxPolicy
 | 
						|
  Select SerialIo Uart Rts pin muxing. Refer to GPIO_*_MUXING_SERIALIO_UARTx_RTS*
 | 
						|
  for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      SerialIoUartRtsPinMuxPolicy[7];
 | 
						|
 | 
						|
/** Offset 0x0130 - SerialIoUartCtsPinMuxPolicy
 | 
						|
  Select SerialIo Uart Cts pin muxing. Refer to GPIO_*_MUXING_SERIALIO_UARTx_CTS*
 | 
						|
  for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      SerialIoUartCtsPinMuxPolicy[7];
 | 
						|
 | 
						|
/** Offset 0x014C - SerialIoUartRxPinMuxPolicy
 | 
						|
  Select SerialIo Uart Rx pin muxing. Refer to GPIO_*_MUXING_SERIALIO_UARTx_RX* for
 | 
						|
  possible values.
 | 
						|
**/
 | 
						|
  UINT32                      SerialIoUartRxPinMuxPolicy[7];
 | 
						|
 | 
						|
/** Offset 0x0168 - SerialIoUartTxPinMuxPolicy
 | 
						|
  Select SerialIo Uart Tx pin muxing. Refer to GPIO_*_MUXING_SERIALIO_UARTx_TX* for
 | 
						|
  possible values.
 | 
						|
**/
 | 
						|
  UINT32                      SerialIoUartTxPinMuxPolicy[7];
 | 
						|
 | 
						|
/** Offset 0x0184 - UART Number For Debug Purpose
 | 
						|
  UART number for debug purpose. 0:UART0, 1:UART1, 2:UART2, 3:UART3, 4:UART4, 5:UART5,
 | 
						|
  6:UART6. Note: If UART0 is selected as CNVi BT Core interface, it cannot be used
 | 
						|
  for debug purpose.
 | 
						|
   0:UART0, 1:UART1, 2:UART2, 3:UART3, 4:UART4, 5:UART5, 6:UART6
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoDebugUartNumber;
 | 
						|
 | 
						|
/** Offset 0x0185 - Serial IO UART DBG2 table
 | 
						|
  Enable or disable Serial Io UART DBG2 table, default is Disable; <b>0: Disable;</b>
 | 
						|
  1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoUartDbg2[7];
 | 
						|
 | 
						|
/** Offset 0x018C - I2Cn Device Mode
 | 
						|
  Selects I2c operation mode. N represents controller index: I2c0, I2c1, ... Available
 | 
						|
  modes: 0:SerialIoI2cDisabled, 1:SerialIoI2cPci, 2:SerialIoI2cHidden
 | 
						|
**/
 | 
						|
  UINT8                       SerialIoI2cMode[8];
 | 
						|
 | 
						|
/** Offset 0x0194 - Serial IO I2C SDA Pin Muxing
 | 
						|
  Select SerialIo I2c Sda pin muxing. Refer to GPIO_*_MUXING_SERIALIO_I2Cx_SDA* for
 | 
						|
  possible values.
 | 
						|
**/
 | 
						|
  UINT32                      PchSerialIoI2cSdaPinMux[8];
 | 
						|
 | 
						|
/** Offset 0x01B4 - Serial IO I2C SCL Pin Muxing
 | 
						|
  Select SerialIo I2c Scl pin muxing. Refer to GPIO_*_MUXING_SERIALIO_I2Cx_SCL* for
 | 
						|
  possible values.
 | 
						|
**/
 | 
						|
  UINT32                      PchSerialIoI2cSclPinMux[8];
 | 
						|
 | 
						|
/** Offset 0x01D4 - PCH SerialIo I2C Pads Termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo I2C0,I2C1,... pads termination
 | 
						|
  respectively. One byte for each controller, byte0 for I2C0, byte1 for I2C1, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       PchSerialIoI2cPadsTermination[8];
 | 
						|
 | 
						|
/** Offset 0x01DC - ISH GP GPIO Pin Muxing
 | 
						|
  Determines ISH GP GPIO Pin muxing. See GPIO_*_MUXING_ISH_GP_x_GPIO_*. 'x' are GP_NUMBER
 | 
						|
**/
 | 
						|
  UINT32                      IshGpGpioPinMuxing[8];
 | 
						|
 | 
						|
/** Offset 0x01FC - ISH UART Rx Pin Muxing
 | 
						|
  Determines ISH UART Rx Pin muxing. See GPIO_*_MUXING_ISH_UARTx_TXD_*
 | 
						|
**/
 | 
						|
  UINT32                      IshUartRxPinMuxing[3];
 | 
						|
 | 
						|
/** Offset 0x0208 - ISH UART Tx Pin Muxing
 | 
						|
  Determines ISH UART Tx Pin muxing. See GPIO_*_MUXING_ISH_UARTx_RXD_*
 | 
						|
**/
 | 
						|
  UINT32                      IshUartTxPinMuxing[3];
 | 
						|
 | 
						|
/** Offset 0x0214 - ISH UART Rts Pin Muxing
 | 
						|
  Select ISH UART Rts Pin muxing. Refer to GPIO_*_MUXING_ISH_UARTx_RTS_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      IshUartRtsPinMuxing[3];
 | 
						|
 | 
						|
/** Offset 0x0220 - ISH UART Rts Pin Muxing
 | 
						|
  Select ISH UART Cts Pin muxing. Refer to GPIO_*_MUXING_ISH_UARTx_CTS_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      IshUartCtsPinMuxing[3];
 | 
						|
 | 
						|
/** Offset 0x022C - ISH I2C SDA Pin Muxing
 | 
						|
  Select ISH I2C SDA Pin muxing. Refer to GPIO_*_MUXING_ISH_I2Cx_SDA_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      IshI2cSdaPinMuxing[3];
 | 
						|
 | 
						|
/** Offset 0x0238 - ISH I2C SCL Pin Muxing
 | 
						|
  Select ISH I2C SCL Pin muxing. Refer to GPIO_*_MUXING_ISH_I2Cx_SCL_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      IshI2cSclPinMuxing[3];
 | 
						|
 | 
						|
/** Offset 0x0244 - ISH SPI MOSI Pin Muxing
 | 
						|
  Select ISH SPI MOSI Pin muxing. Refer to GPIO_*_MUXING_ISH_SPIx_MOSI_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      IshSpiMosiPinMuxing[2];
 | 
						|
 | 
						|
/** Offset 0x024C - ISH SPI MISO Pin Muxing
 | 
						|
  Select ISH SPI MISO Pin muxing. Refer to GPIO_*_MUXING_ISH_SPIx_MISO_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      IshSpiMisoPinMuxing[2];
 | 
						|
 | 
						|
/** Offset 0x0254 - ISH SPI CLK Pin Muxing
 | 
						|
  Select ISH SPI CLK Pin muxing. Refer to GPIO_*_MUXING_ISH_SPIx_CLK_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      IshSpiClkPinMuxing[2];
 | 
						|
 | 
						|
/** Offset 0x025C - ISH SPI CS#N Pin Muxing
 | 
						|
  Select ISH SPI CS#N Pin muxing. Refer to GPIO_*_MUXING_ISH_SPIx_CS<N>_* for possible
 | 
						|
  values. N-SPI number, 0-1.
 | 
						|
**/
 | 
						|
  UINT32                      IshSpiCsPinMuxing[4];
 | 
						|
 | 
						|
/** Offset 0x026C - ISH GP GPIO Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo GP#N GPIO pads termination
 | 
						|
  respectively. #N are GP_NUMBER, not strictly relate to indexes of this table. Index
 | 
						|
  0-23 -> ISH_GP_0-23, Index 24-25 -> ISH_GP_30-31
 | 
						|
**/
 | 
						|
  UINT8                       IshGpGpioPadTermination[8];
 | 
						|
 | 
						|
/** Offset 0x0274 - ISH UART Rx Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo UART#N Rx pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for UART0 Rx, byte1 for UART1
 | 
						|
  Rx, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshUartRxPadTermination[3];
 | 
						|
 | 
						|
/** Offset 0x0277 - ISH UART Tx Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo UART#N Tx pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for UART0 Tx, byte1 for UART1
 | 
						|
  Tx, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshUartTxPadTermination[3];
 | 
						|
 | 
						|
/** Offset 0x027A - ISH UART Rts Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo UART#N Rts pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for UART0 Rts, byte1 for UART1
 | 
						|
  Rts, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshUartRtsPadTermination[3];
 | 
						|
 | 
						|
/** Offset 0x027D - ISH UART Rts Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo UART#N Cts pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for UART0 Cts, byte1 for UART1
 | 
						|
  Cts, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshUartCtsPadTermination[3];
 | 
						|
 | 
						|
/** Offset 0x0280 - ISH I2C SDA Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo I2C#N Sda pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for I2C0 Sda, byte1 for I2C1 Sda,
 | 
						|
  and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshI2cSdaPadTermination[3];
 | 
						|
 | 
						|
/** Offset 0x0283 - ISH I2C SCL Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo I2C#N Scl pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for I2C0 Scl, byte1 for I2C1 Scl,
 | 
						|
  and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshI2cSclPadTermination[3];
 | 
						|
 | 
						|
/** Offset 0x0286 - ISH SPI MOSI Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo SPI#N Mosi pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for SPI0 Mosi, byte1 for SPI1
 | 
						|
  Mosi, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshSpiMosiPadTermination[2];
 | 
						|
 | 
						|
/** Offset 0x0288 - ISH SPI MISO Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo SPI#N Miso pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for SPI0 Miso, byte1 for SPI1
 | 
						|
  Miso, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshSpiMisoPadTermination[2];
 | 
						|
 | 
						|
/** Offset 0x028A - ISH SPI CLK Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo SPI#N Clk pads termination
 | 
						|
  respectively. #N-byte for each controller, byte0 for SPI0 Clk, byte1 for SPI1 Clk,
 | 
						|
  and so on.
 | 
						|
**/
 | 
						|
  UINT8                       IshSpiClkPadTermination[2];
 | 
						|
 | 
						|
/** Offset 0x028C - ISH SPI CS#N Pad termination
 | 
						|
  0x0: Hardware default, 0x1: None, 0x13: 1kOhm weak pull-up, 0x15: 5kOhm weak pull-up,
 | 
						|
  0x19: 20kOhm weak pull-up - Enable/disable SerialIo SPI#N Cs#M pads termination
 | 
						|
  respectively. N*M-byte for each controller, byte0 for SPI0 Cs0, byte1 for SPI1
 | 
						|
  Cs1, SPI1 Cs0, byte2, SPI1 Cs1, byte3
 | 
						|
**/
 | 
						|
  UINT8                       IshSpiCsPadTermination[4];
 | 
						|
 | 
						|
/** Offset 0x0290 - Enable PCH ISH SPI Cs#N pins assigned
 | 
						|
  Set if ISH SPI Cs#N pins are to be enabled by BIOS. 0: Disable; 1: Enable. N-Cs
 | 
						|
  number: 0-1
 | 
						|
**/
 | 
						|
  UINT8                       PchIshSpiCsEnable[4];
 | 
						|
 | 
						|
/** Offset 0x0294 - USB Per Port HS Preemphasis Bias
 | 
						|
  USB Per Port HS Preemphasis Bias. 000b-0mV, 001b-11.25mV, 010b-16.9mV, 011b-28.15mV,
 | 
						|
  100b-28.15mV, 101b-39.35mV, 110b-45mV, 111b-56.3mV. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb2PhyPetxiset[16];
 | 
						|
 | 
						|
/** Offset 0x02A4 - USB Per Port HS Transmitter Bias
 | 
						|
  USB Per Port HS Transmitter Bias. 000b-0mV, 001b-11.25mV, 010b-16.9mV, 011b-28.15mV,
 | 
						|
  100b-28.15mV, 101b-39.35mV, 110b-45mV, 111b-56.3mV, One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb2PhyTxiset[16];
 | 
						|
 | 
						|
/** Offset 0x02B4 - USB Per Port HS Transmitter Emphasis
 | 
						|
  USB Per Port HS Transmitter Emphasis. 00b - Emphasis OFF, 01b - De-emphasis ON,
 | 
						|
  10b - Pre-emphasis ON, 11b - Pre-emphasis & De-emphasis ON. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb2PhyPredeemp[16];
 | 
						|
 | 
						|
/** Offset 0x02C4 - USB Per Port Half Bit Pre-emphasis
 | 
						|
  USB Per Port Half Bit Pre-emphasis. 1b - half-bit pre-emphasis, 0b - full-bit pre-emphasis.
 | 
						|
  One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb2PhyPehalfbit[16];
 | 
						|
 | 
						|
/** Offset 0x02D4 - Enable the write to USB 3.0 TX Output -3.5dB De-Emphasis Adjustment
 | 
						|
  Enable the write to USB 3.0 TX Output -3.5dB De-Emphasis Adjustment. Each value
 | 
						|
  in arrary can be between 0-1. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxDeEmphEnable[10];
 | 
						|
 | 
						|
/** Offset 0x02DE - USB 3.0 TX Output -3.5dB De-Emphasis Adjustment Setting
 | 
						|
  USB 3.0 TX Output -3.5dB De-Emphasis Adjustment Setting, HSIO_TX_DWORD5[21:16],
 | 
						|
  <b>Default = 29h</b> (approximately -3.5dB De-Emphasis). One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxDeEmph[10];
 | 
						|
 | 
						|
/** Offset 0x02E8 - Enable the write to USB 3.0 TX Output Downscale Amplitude Adjustment
 | 
						|
  Enable the write to USB 3.0 TX Output Downscale Amplitude Adjustment, Each value
 | 
						|
  in arrary can be between 0-1. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxDownscaleAmpEnable[10];
 | 
						|
 | 
						|
/** Offset 0x02F2 - USB 3.0 TX Output Downscale Amplitude Adjustment
 | 
						|
  USB 3.0 TX Output Downscale Amplitude Adjustment, HSIO_TX_DWORD8[21:16], <b>Default
 | 
						|
  = 00h</b>. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxDownscaleAmp[10];
 | 
						|
 | 
						|
/** Offset 0x02FC
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioCtrlAdaptOffsetCfgEnable[10];
 | 
						|
 | 
						|
/** Offset 0x0306
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioFilterSelNEnable[10];
 | 
						|
 | 
						|
/** Offset 0x0310
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioFilterSelPEnable[10];
 | 
						|
 | 
						|
/** Offset 0x031A
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioOlfpsCfgPullUpDwnResEnable[10];
 | 
						|
 | 
						|
/** Offset 0x0324
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioCtrlAdaptOffsetCfg[10];
 | 
						|
 | 
						|
/** Offset 0x032E
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioOlfpsCfgPullUpDwnRes[10];
 | 
						|
 | 
						|
/** Offset 0x0338
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioFilterSelN[10];
 | 
						|
 | 
						|
/** Offset 0x0342
 | 
						|
**/
 | 
						|
  UINT8                       PchUsb3HsioFilterSelP[10];
 | 
						|
 | 
						|
/** Offset 0x034C - Enable LAN
 | 
						|
  Enable/disable LAN controller.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchLanEnable;
 | 
						|
 | 
						|
/** Offset 0x034D - Enable PCH TSN
 | 
						|
  Enable/disable TSN on the PCH.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchTsnEnable;
 | 
						|
 | 
						|
/** Offset 0x034E - TSN Link Speed
 | 
						|
  Set TSN Link Speed.
 | 
						|
  0: 24Mhz 2.5Gbps, 1: 24Mhz 1Gbps, 2: 38.4Mhz 2.5Gbps, 3: 38.4Mhz 1Gbps
 | 
						|
**/
 | 
						|
  UINT8                       PchTsnLinkSpeed;
 | 
						|
 | 
						|
/** Offset 0x034F
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace5;
 | 
						|
 | 
						|
/** Offset 0x0350 - PCH TSN0 MAC Address High Bits
 | 
						|
  Set TSN0 MAC Address High.
 | 
						|
**/
 | 
						|
  UINT32                      PchTsn0MacAddressHigh;
 | 
						|
 | 
						|
/** Offset 0x0354 - PCH TSN0 MAC Address Low Bits
 | 
						|
  Set TSN0 MAC Address Low.
 | 
						|
**/
 | 
						|
  UINT32                      PchTsn0MacAddressLow;
 | 
						|
 | 
						|
/** Offset 0x0358 - PCIe PTM enable/disable
 | 
						|
  Enable/disable Precision Time Measurement for PCIE Root Ports.
 | 
						|
**/
 | 
						|
  UINT8                       PciePtm[24];
 | 
						|
 | 
						|
/** Offset 0x0370 - PCIe DPC enable/disable
 | 
						|
  Enable/disable Downstream Port Containment for PCIE Root Ports.
 | 
						|
**/
 | 
						|
  UINT8                       PcieDpc[24];
 | 
						|
 | 
						|
/** Offset 0x0388 - PCIe DPC extensions enable/disable
 | 
						|
  Enable/disable Downstream Port Containment Extensions for PCIE Root Ports.
 | 
						|
**/
 | 
						|
  UINT8                       PcieEdpc[24];
 | 
						|
 | 
						|
/** Offset 0x03A0 - USB PDO Programming
 | 
						|
  Enable/disable PDO programming for USB in PEI phase. Disabling will allow for programming
 | 
						|
  during later phase. 1: enable, 0: disable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       UsbPdoProgramming;
 | 
						|
 | 
						|
/** Offset 0x03A1
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace6[3];
 | 
						|
 | 
						|
/** Offset 0x03A4 - Power button debounce configuration
 | 
						|
  Debounce time for PWRBTN in microseconds. For values not supported by HW, they will
 | 
						|
  be rounded down to closest supported on. 0: disable, 250-1024000us: supported range
 | 
						|
**/
 | 
						|
  UINT32                      PmcPowerButtonDebounce;
 | 
						|
 | 
						|
/** Offset 0x03A8 - PCH eSPI Master and Slave BME enabled
 | 
						|
  PCH eSPI Master and Slave BME enabled
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchEspiBmeMasterSlaveEnabled;
 | 
						|
 | 
						|
/** Offset 0x03A9 - PCH SATA use RST Legacy OROM
 | 
						|
  Use PCH SATA RST Legacy OROM when CSM is Enabled
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstLegacyOrom;
 | 
						|
 | 
						|
/** Offset 0x03AA - Mask to enable the usage of external V1p05 VR rail in specific S0ix or Sx states
 | 
						|
  Enable External V1P05 Rail in: BIT0:S0i1/S0i2, BIT1:S0i3, BIT2:S3, BIT3:S4, BIT5:S5
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtV1p05RailEnabledStates;
 | 
						|
 | 
						|
/** Offset 0x03AB - Mask to enable the platform configuration of external V1p05 VR rail
 | 
						|
  External V1P05 Rail Supported Configuration
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtV1p05RailSupportedVoltageStates;
 | 
						|
 | 
						|
/** Offset 0x03AC - External V1P05 Voltage Value that will be used in S0i2/S0i3 states
 | 
						|
  Value is given in 2.5mV increments (0=0mV, 1=2.5mV, 2=5mV...)
 | 
						|
**/
 | 
						|
  UINT16                      PchFivrExtV1p05RailVoltage;
 | 
						|
 | 
						|
/** Offset 0x03AE - External V1P05 Icc Max Value
 | 
						|
  Granularity of this setting is 1mA and maximal possible value is 200mA
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtV1p05RailIccMax;
 | 
						|
 | 
						|
/** Offset 0x03AF - Mask to enable the usage of external Vnn VR rail in specific S0ix or Sx states
 | 
						|
  Enable External Vnn Rail in: BIT0:S0i1/S0i2, BIT1:S0i3, BIT2:S3, BIT3:S4, BIT5:S5
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtVnnRailEnabledStates;
 | 
						|
 | 
						|
/** Offset 0x03B0 - Mask to enable the platform configuration of external Vnn VR rail
 | 
						|
  External Vnn Rail Supported Configuration
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtVnnRailSupportedVoltageStates;
 | 
						|
 | 
						|
/** Offset 0x03B1
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace7;
 | 
						|
 | 
						|
/** Offset 0x03B2 - External Vnn Voltage Value that will be used in S0ix/Sx states
 | 
						|
  Value is given in 2.5mV increments (0=0mV, 1=2.5mV, 2=5mV...), Default is set to 420
 | 
						|
**/
 | 
						|
  UINT16                      PchFivrExtVnnRailVoltage;
 | 
						|
 | 
						|
/** Offset 0x03B4 - External Vnn Icc Max Value that will be used in S0ix/Sx states
 | 
						|
  Granularity of this setting is 1mA and maximal possible value is 200mA
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtVnnRailIccMax;
 | 
						|
 | 
						|
/** Offset 0x03B5 - Mask to enable the usage of external Vnn VR rail in Sx states
 | 
						|
  Use only if Ext Vnn Rail config is different in Sx. Enable External Vnn Rail in
 | 
						|
  Sx: BIT0-1:Reserved, BIT2:S3, BIT3:S4, BIT5:S5
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtVnnRailSxEnabledStates;
 | 
						|
 | 
						|
/** Offset 0x03B6 - External Vnn Voltage Value that will be used in Sx states
 | 
						|
  Use only if Ext Vnn Rail config is different in Sx. Value is given in 2.5mV increments
 | 
						|
  (0=0mV, 1=2.5mV, 2=5mV...)
 | 
						|
**/
 | 
						|
  UINT16                      PchFivrExtVnnRailSxVoltage;
 | 
						|
 | 
						|
/** Offset 0x03B8 - External Vnn Icc Max Value that will be used in Sx states
 | 
						|
  Use only if Ext Vnn Rail config is different in Sx. Granularity of this setting
 | 
						|
  is 1mA and maximal possible value is 200mA
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtVnnRailSxIccMax;
 | 
						|
 | 
						|
/** Offset 0x03B9 - Transition time in microseconds from Low Current Mode Voltage to High Current Mode Voltage
 | 
						|
  This field has 1us resolution. When value is 0 PCH will not transition VCCIN_AUX
 | 
						|
  to low current mode voltage.
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrVccinAuxLowToHighCurModeVolTranTime;
 | 
						|
 | 
						|
/** Offset 0x03BA - Transition time in microseconds from Retention Mode Voltage to High Current Mode Voltage
 | 
						|
  This field has 1us resolution. When value is 0 PCH will not transition VCCIN_AUX
 | 
						|
  to retention mode voltage.
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrVccinAuxRetToHighCurModeVolTranTime;
 | 
						|
 | 
						|
/** Offset 0x03BB - Transition time in microseconds from Retention Mode Voltage to Low Current Mode Voltage
 | 
						|
  This field has 1us resolution. When value is 0 PCH will not transition VCCIN_AUX
 | 
						|
  to retention mode voltage.
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrVccinAuxRetToLowCurModeVolTranTime;
 | 
						|
 | 
						|
/** Offset 0x03BC - Transition time in microseconds from Off (0V) to High Current Mode Voltage
 | 
						|
  This field has 1us resolution. When value is 0 Transition to 0V is disabled.
 | 
						|
**/
 | 
						|
  UINT16                      PchFivrVccinAuxOffToHighCurModeVolTranTime;
 | 
						|
 | 
						|
/** Offset 0x03BE
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace8[2];
 | 
						|
 | 
						|
/** Offset 0x03C0 - Trace Hub Memory Base
 | 
						|
  If Trace Hub is enabled and trace to memory is desired, BootLoader needs to allocate
 | 
						|
  trace hub memory as reserved and uncacheable, set the base to ensure Trace Hub
 | 
						|
  memory is configured properly.
 | 
						|
**/
 | 
						|
  UINT32                      TraceHubMemBase;
 | 
						|
 | 
						|
/** Offset 0x03C4 - PMC Debug Message Enable
 | 
						|
  When Enabled, PMC HW will send debug messages to trace hub; When Disabled, PMC HW
 | 
						|
  will never send debug meesages to trace hub. Noted: When Enabled, may not enter S0ix
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcDbgMsgEn;
 | 
						|
 | 
						|
/** Offset 0x03C5
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace9[3];
 | 
						|
 | 
						|
/** Offset 0x03C8 - Pointer of ChipsetInit Binary
 | 
						|
  ChipsetInit Binary Pointer.
 | 
						|
**/
 | 
						|
  UINT32                      ChipsetInitBinPtr;
 | 
						|
 | 
						|
/** Offset 0x03CC - Length of ChipsetInit Binary
 | 
						|
  ChipsetInit Binary Length.
 | 
						|
**/
 | 
						|
  UINT32                      ChipsetInitBinLen;
 | 
						|
 | 
						|
/** Offset 0x03D0 - FIVR Dynamic Power Management
 | 
						|
  Enable/Disable FIVR Dynamic Power Management.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrDynPm;
 | 
						|
 | 
						|
/** Offset 0x03D1
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace10;
 | 
						|
 | 
						|
/** Offset 0x03D2 - External V1P05 Icc Max Value
 | 
						|
  Granularity of this setting is 1mA and maximal possible value is 500mA
 | 
						|
**/
 | 
						|
  UINT16                      PchFivrExtV1p05RailIccMaximum;
 | 
						|
 | 
						|
/** Offset 0x03D4 - External Vnn Icc Max Value that will be used in S0ix/Sx states
 | 
						|
  Granularity of this setting is 1mA and maximal possible value is 500mA
 | 
						|
**/
 | 
						|
  UINT16                      PchFivrExtVnnRailIccMaximum;
 | 
						|
 | 
						|
/** Offset 0x03D6 - External Vnn Icc Max Value that will be used in Sx states
 | 
						|
  Use only if Ext Vnn Rail config is different in Sx. Granularity of this setting
 | 
						|
  is 1mA and maximal possible value is 500mA
 | 
						|
**/
 | 
						|
  UINT16                      PchFivrExtVnnRailSxIccMaximum;
 | 
						|
 | 
						|
/** Offset 0x03D8 - PCH eSPI Link Configuration Lock (SBLCL)
 | 
						|
  Enable/Disable lock of communication through SET_CONFIG/GET_CONFIG to eSPI slaves
 | 
						|
  addresseses from range 0x0 - 0x7FF
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchEspiLockLinkConfiguration;
 | 
						|
 | 
						|
/** Offset 0x03D9 - Extented BIOS Direct Read Decode enable
 | 
						|
  Enable/Disable access to bigger than 16MB BIOS Region through Direct Memory Reads.
 | 
						|
  0: disabled (default), 1: enabled
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchSpiExtendedBiosDecodeRangeEnable;
 | 
						|
 | 
						|
/** Offset 0x03DA - Enforce Enhanced Debug Mode
 | 
						|
  Determine if ME should enter Enhanced Debug Mode. <b>0: disable</b>, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnforceEDebugMode;
 | 
						|
 | 
						|
/** Offset 0x03DB - PchPostMemRsvd
 | 
						|
  Reserved for PCH Post-Mem
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPostMemRsvd[1];
 | 
						|
 | 
						|
/** Offset 0x03DC - Extended BIOS Direct Read Decode Range base
 | 
						|
  Bits of 31:16 of a memory address that'll be a base for Extended BIOS Direct Read Decode.
 | 
						|
**/
 | 
						|
  UINT32                      PchSpiExtendedBiosDecodeRangeBase;
 | 
						|
 | 
						|
/** Offset 0x03E0 - Extended BIOS Direct Read Decode Range limit
 | 
						|
  Bits of 31:16 of a memory address that'll be a limit for Extended BIOS Direct Read Decode.
 | 
						|
**/
 | 
						|
  UINT32                      PchSpiExtendedBiosDecodeRangeLimit;
 | 
						|
 | 
						|
/** Offset 0x03E4 - CNVi Configuration
 | 
						|
  This option allows for automatic detection of Connectivity Solution. [Auto Detection]
 | 
						|
  assumes that CNVi will be enabled when available, [Disable] allows for disabling CNVi.
 | 
						|
  0:Disable, 1:Auto
 | 
						|
**/
 | 
						|
  UINT8                       CnviMode;
 | 
						|
 | 
						|
/** Offset 0x03E5 - CNVi BT Core
 | 
						|
  Enable/Disable CNVi BT Core, Default is ENABLE. 0: DISABLE, 1: ENABLE
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CnviBtCore;
 | 
						|
 | 
						|
/** Offset 0x03E6 - CNVi BT Audio Offload
 | 
						|
  Enable/Disable BT Audio Offload, Default is DISABLE. 0: DISABLE, 1: ENABLE
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CnviBtAudioOffload;
 | 
						|
 | 
						|
/** Offset 0x03E7
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace11;
 | 
						|
 | 
						|
/** Offset 0x03E8 - CNVi RF_RESET pin muxing
 | 
						|
  Select CNVi RF_RESET# pin depending on board routing. TGP-LP: GPP_A8 = 0x2942E408(default)
 | 
						|
  or GPP_F4 = 0x194CE404. TGP-H: 0. Refer to GPIO_*_MUXING_CNVI_RF_RESET_* in GpioPins*.h.
 | 
						|
**/
 | 
						|
  UINT32                      CnviRfResetPinMux;
 | 
						|
 | 
						|
/** Offset 0x03EC - CNVi CLKREQ pin muxing
 | 
						|
  Select CNVi CLKREQ pin depending on board routing. TGP-LP: GPP_A9 = 0x3942E609(default)
 | 
						|
  or GPP_F5 = 0x394CE605. TGP-H: 0. Refer to GPIO_*_MUXING_CNVI_MODEM_CLKREQ_* in
 | 
						|
  GpioPins*.h.
 | 
						|
**/
 | 
						|
  UINT32                      CnviClkreqPinMux;
 | 
						|
 | 
						|
/** Offset 0x03F0 - Enable Host C10 reporting through eSPI
 | 
						|
  Enable/disable Host C10 reporting to Slave via eSPI Virtual Wire.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchEspiHostC10ReportEnable;
 | 
						|
 | 
						|
/** Offset 0x03F1 - PCH USB2 PHY Power Gating enable
 | 
						|
  1: Will enable USB2 PHY SUS Well Power Gating, 0: Will not enable PG of USB2 PHY
 | 
						|
  Sus Well PG
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcUsb2PhySusPgEnable;
 | 
						|
 | 
						|
/** Offset 0x03F2 - PCH USB OverCurrent mapping enable
 | 
						|
  1: Will program USB OC pin mapping in xHCI controller memory, 0: Will clear OC pin
 | 
						|
  mapping allow for NOA usage of OC pins
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchUsbOverCurrentEnable;
 | 
						|
 | 
						|
/** Offset 0x03F3 - Espi Lgmr Memory Range decode
 | 
						|
  This option enables or disables espi lgmr
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchEspiLgmrEnable;
 | 
						|
 | 
						|
/** Offset 0x03F4 - External V1P05 Control Ramp Timer value
 | 
						|
  Hold off time to be used when changing the v1p05_ctrl for external bypass value in us
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtV1p05RailCtrlRampTmr;
 | 
						|
 | 
						|
/** Offset 0x03F5 - External VNN Control Ramp Timer value
 | 
						|
  Hold off time to be used when changing the vnn_ctrl for external bypass value in us
 | 
						|
**/
 | 
						|
  UINT8                       PchFivrExtVnnRailCtrlRampTmr;
 | 
						|
 | 
						|
/** Offset 0x03F6 - Set SATA DEVSLP GPIO Reset Config
 | 
						|
  Set SATA DEVSLP GPIO Reset Config per port. 0x00 - GpioResetDefault, 0x01 - GpioResumeReset,
 | 
						|
  0x03 - GpioHostDeepReset, 0x05 - GpioPlatformReset, 0x07 - GpioDswReset. One byte
 | 
						|
  for each port, byte0 for port0, byte1 for port1, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsDevSlpResetConfig[8];
 | 
						|
 | 
						|
/** Offset 0x03FE - HECI3 state
 | 
						|
  The HECI3 state from Mbp for reference in S3 path or when MbpHob is not installed.
 | 
						|
  DEPRECATED 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Heci3Enabled;
 | 
						|
 | 
						|
/** Offset 0x03FF - PCHHOT# pin
 | 
						|
  Enable PCHHOT# pin assertion when temperature is higher than PchHotLevel. 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchHotEnable;
 | 
						|
 | 
						|
/** Offset 0x0400 - SATA LED
 | 
						|
  SATA LED indicating SATA controller activity. 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataLedEnable;
 | 
						|
 | 
						|
/** Offset 0x0401 - VRAlert# Pin
 | 
						|
  When VRAlert# feature pin is enabled and its state is '0', the PMC requests throttling
 | 
						|
  to a T3 Tstate to the PCH throttling unit.. 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmVrAlert;
 | 
						|
 | 
						|
/** Offset 0x0402 - AMT Switch
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, Enable or disable AMT functionality.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       AmtEnabled;
 | 
						|
 | 
						|
/** Offset 0x0403 - WatchDog Timer Switch
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, Enable or disable WatchDog timer. Setting
 | 
						|
  is invalid if AmtEnabled is 0.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       WatchDogEnabled;
 | 
						|
 | 
						|
/** Offset 0x0404 - Manageability Mode set by Mebx
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, Enable or disable Manageability Mode.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ManageabilityMode;
 | 
						|
 | 
						|
/** Offset 0x0405 - PET Progress
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, Enable/Disable PET Events Progress to receive
 | 
						|
  PET Events. Setting is invalid if AmtEnabled is 0.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       FwProgress;
 | 
						|
 | 
						|
/** Offset 0x0406 - SOL Switch
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, Serial Over Lan enable/disable state by Mebx.
 | 
						|
  Setting is invalid if AmtEnabled is 0.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       AmtSolEnabled;
 | 
						|
 | 
						|
/** Offset 0x0407
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace12;
 | 
						|
 | 
						|
/** Offset 0x0408 - OS Timer
 | 
						|
  16 bits Value, Set OS watchdog timer. Setting is invalid if AmtEnabled is 0.
 | 
						|
**/
 | 
						|
  UINT16                      WatchDogTimerOs;
 | 
						|
 | 
						|
/** Offset 0x040A - BIOS Timer
 | 
						|
  16 bits Value, Set BIOS watchdog timer. Setting is invalid if AmtEnabled is 0.
 | 
						|
**/
 | 
						|
  UINT16                      WatchDogTimerBios;
 | 
						|
 | 
						|
/** Offset 0x040C - Remote Assistance Trigger Availablilty
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, Remote Assistance enable/disable state by Mebx.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       RemoteAssistance;
 | 
						|
 | 
						|
/** Offset 0x040D - KVM Switch
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, KVM enable/disable state by Mebx. Setting
 | 
						|
  is invalid if AmtEnabled is 0.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       AmtKvmEnabled;
 | 
						|
 | 
						|
/** Offset 0x040E - Force MEBX execution
 | 
						|
  Enable/Disable. 0: Disable, 1: enable, Force MEBX execution.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ForcMebxSyncUp;
 | 
						|
 | 
						|
/** Offset 0x040F - PCH PCIe root port connection type
 | 
						|
  0: built-in device, 1:slot
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpSlotImplemented[24];
 | 
						|
 | 
						|
/** Offset 0x0427 - PCIE RP Access Control Services Extended Capability
 | 
						|
  Enable/Disable PCIE RP Access Control Services Extended Capability
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpAcsEnabled[24];
 | 
						|
 | 
						|
/** Offset 0x043F - PCIE RP Clock Power Management
 | 
						|
  Enable/Disable PCIE RP Clock Power Management, even if disabled, CLKREQ# signal
 | 
						|
  can still be controlled by L1 PM substates mechanism
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpEnableCpm[24];
 | 
						|
 | 
						|
/** Offset 0x0457
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace13[1];
 | 
						|
 | 
						|
/** Offset 0x0458 - PCIE RP Detect Timeout Ms
 | 
						|
  The number of milliseconds within 0~65535 in reference code will wait for link to
 | 
						|
  exit Detect state for enabled ports before assuming there is no device and potentially
 | 
						|
  disabling the port.
 | 
						|
**/
 | 
						|
  UINT16                      PcieRpDetectTimeoutMs[24];
 | 
						|
 | 
						|
/** Offset 0x0488 - ModPHY SUS Power Domain Dynamic Gating
 | 
						|
  Enable/Disable ModPHY SUS Power Domain Dynamic Gating. Setting not supported on
 | 
						|
  PCH-H. 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcModPhySusPgEnable;
 | 
						|
 | 
						|
/** Offset 0x0489 - V1p05-PHY supply external FET control
 | 
						|
  Enable/Disable control using EXT_PWR_GATE# pin of external FET to power gate v1p05-PHY
 | 
						|
  supply. 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcV1p05PhyExtFetControlEn;
 | 
						|
 | 
						|
/** Offset 0x048A - V1p05-IS supply external FET control
 | 
						|
  Enable/Disable control using EXT_PWR_GATE2# pin of external FET to power gate v1p05-IS
 | 
						|
  supply. 0: disable, 1: enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcV1p05IsExtFetControlEn;
 | 
						|
 | 
						|
/** Offset 0x048B - Enable/Disable PavpEnable
 | 
						|
  Enable(Default): Enable PavpEnable, Disable: Disable PavpEnable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PavpEnable;
 | 
						|
 | 
						|
/** Offset 0x048C - CdClock Frequency selection
 | 
						|
  0 (Default) Auto (Max based on reference clock frequency),  0: 192, 1: 307.2, 2:
 | 
						|
  312 Mhz, 3: 324Mhz, 4: 326.4 Mhz, 5: 552 Mhz, 6: 556.8 Mhz, 7: 648 Mhz, 8: 652.8 Mhz
 | 
						|
  0xFF: Auto (Max based on reference clock frequency), 0: 192, 1: 307.2, 2: 312 Mhz,
 | 
						|
  3: 324Mhz, 4: 326.4 Mhz, 5: 552 Mhz, 6: 556.8 Mhz, 7: 648 Mhz, 8: 652.8 Mhz
 | 
						|
**/
 | 
						|
  UINT8                       CdClock;
 | 
						|
 | 
						|
/** Offset 0x048D - Enable/Disable PeiGraphicsPeimInit
 | 
						|
  <b>Enable(Default):</b> FSP will initialize the framebuffer and provide it via EFI_PEI_GRAPHICS_INFO_HOB.
 | 
						|
  Disable: FSP will NOT initialize the framebuffer.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PeiGraphicsPeimInit;
 | 
						|
 | 
						|
/** Offset 0x048E - Enable D3 Hot in TCSS
 | 
						|
  This policy will enable/disable D3 hot support in IOM
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       D3HotEnable;
 | 
						|
 | 
						|
/** Offset 0x048F - Enable or disable GNA device
 | 
						|
  0=Disable, 1(Default)=Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       GnaEnable;
 | 
						|
 | 
						|
/** Offset 0x0490 - TypeC port GPIO setting
 | 
						|
  GPIO Ping number for Type C Aux Oritation setting, use the GpioPad that is defined
 | 
						|
  in GpioPinsXXXH.h and GpioPinsXXXLp.h as argument.(XXX is platform name, Ex: Tgl
 | 
						|
  = TigerLake)
 | 
						|
**/
 | 
						|
  UINT32                      IomTypeCPortPadCfg[8];
 | 
						|
 | 
						|
/** Offset 0x04B0 - CPU USB3 Port Over Current Pin
 | 
						|
  Describe the specific over current pin number of USBC Port N.
 | 
						|
**/
 | 
						|
  UINT8                       CpuUsb3OverCurrentPin[8];
 | 
						|
 | 
						|
/** Offset 0x04B8 - Enable D3 Cold in TCSS
 | 
						|
  This policy will enable/disable D3 cold support in IOM
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       D3ColdEnable;
 | 
						|
 | 
						|
/** Offset 0x04B9 - Enable/Disable PCIe tunneling for USB4
 | 
						|
  Enable/Disable PCIe tunneling for USB4, default is enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ITbtPcieTunnelingForUsb4;
 | 
						|
 | 
						|
/** Offset 0x04BA - Enable/Disable SkipFspGop
 | 
						|
  Enable: Skip FSP provided GOP driver, Disable(Default): Use FSP provided GOP driver
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SkipFspGop;
 | 
						|
 | 
						|
/** Offset 0x04BB - TC State in TCSS
 | 
						|
  This TC C-State Limit in IOM
 | 
						|
**/
 | 
						|
  UINT8                       TcCstateLimit;
 | 
						|
 | 
						|
/** Offset 0x04BC - SaPostMemRsvd
 | 
						|
  Reserved for PCH Post-Mem
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SaPostMemRsvd[5];
 | 
						|
 | 
						|
/** Offset 0x04C1 - Enable VMD controller
 | 
						|
  Enable/disable to VMD controller.0: Disable(Default); 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VmdEnable;
 | 
						|
 | 
						|
/** Offset 0x04C2 - Enable VMD portA Support
 | 
						|
  Enable/disable to VMD portA Support.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VmdPortA;
 | 
						|
 | 
						|
/** Offset 0x04C3 - Enable VMD portB Support
 | 
						|
  Enable/disable to VMD portB Support.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VmdPortB;
 | 
						|
 | 
						|
/** Offset 0x04C4 - Enable VMD portC Support
 | 
						|
  Enable/disable to VMD portC Support.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VmdPortC;
 | 
						|
 | 
						|
/** Offset 0x04C5 - Enable VMD portD Support
 | 
						|
  Enable/disable to VMD portD Support.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VmdPortD;
 | 
						|
 | 
						|
/** Offset 0x04C6 - VMD Config Bar size
 | 
						|
  Set The VMD Config Bar Size.
 | 
						|
**/
 | 
						|
  UINT8                       VmdCfgBarSize;
 | 
						|
 | 
						|
/** Offset 0x04C7 - VMD Config Bar Attributes
 | 
						|
  0: VMD_32BIT_NONPREFETCH, 1: VMD_64BIT_NONPREFETCH, 2: VMD_64BIT_PREFETCH(Default)
 | 
						|
  0: VMD_32BIT_NONPREFETCH, 1: VMD_64BIT_NONPREFETCH, 2: VMD_64BIT_PREFETCH
 | 
						|
**/
 | 
						|
  UINT8                       VmdCfgBarAttr;
 | 
						|
 | 
						|
/** Offset 0x04C8 - VMD Mem Bar1 size
 | 
						|
  Set The VMD Mem Bar1 Size.
 | 
						|
**/
 | 
						|
  UINT8                       VmdMemBarSize1;
 | 
						|
 | 
						|
/** Offset 0x04C9 - VMD Mem Bar1 Attributes
 | 
						|
  0: VMD_32BIT_NONPREFETCH(Default), 1: VMD_64BIT_NONPREFETCH, 2: VMD_64BIT_PREFETCH
 | 
						|
  0: VMD_32BIT_NONPREFETCH, 1: VMD_64BIT_NONPREFETCH, 2: VMD_64BIT_PREFETCH
 | 
						|
**/
 | 
						|
  UINT8                       VmdMemBar1Attr;
 | 
						|
 | 
						|
/** Offset 0x04CA - VMD Mem Bar2 size
 | 
						|
  Set The VMD Mem Bar2 Size.
 | 
						|
**/
 | 
						|
  UINT8                       VmdMemBarSize2;
 | 
						|
 | 
						|
/** Offset 0x04CB - VMD Mem Bar2 Attributes
 | 
						|
  0: VMD_32BIT_NONPREFETCH, 1: VMD_64BIT_NONPREFETCH(Default), 2: VMD_64BIT_PREFETCH
 | 
						|
  0: VMD_32BIT_NONPREFETCH, 1: VMD_64BIT_NONPREFETCH, 2: VMD_64BIT_PREFETCH
 | 
						|
**/
 | 
						|
  UINT8                       VmdMemBar2Attr;
 | 
						|
 | 
						|
/** Offset 0x04CC - Enable/Disable PMC-PD Solution
 | 
						|
  This policy will enable/disable PMC-PD Solution vs EC-TCPC Solution
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcPdEnable;
 | 
						|
 | 
						|
/** Offset 0x04CD
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace14;
 | 
						|
 | 
						|
/** Offset 0x04CE - TCSS Aux Orientation Override Enable
 | 
						|
  Bits 0, 2, ... 10 control override enables, bits 1, 3, ... 11 control overrides
 | 
						|
**/
 | 
						|
  UINT16                      TcssAuxOri;
 | 
						|
 | 
						|
/** Offset 0x04D0 - TCSS HSL Orientation Override Enable
 | 
						|
  Bits 0, 2, ... 10 control override enables, bits 1, 3, ... 11 control overrides
 | 
						|
**/
 | 
						|
  UINT16                      TcssHslOri;
 | 
						|
 | 
						|
/** Offset 0x04D2 - USB override in IOM
 | 
						|
  This policy will enable/disable USB Connect override in IOM
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       UsbOverride;
 | 
						|
 | 
						|
/** Offset 0x04D3 - TCSS USB Port Enable
 | 
						|
  Bits 0, 1, ... max Type C port control enables
 | 
						|
**/
 | 
						|
  UINT8                       UsbTcPortEn;
 | 
						|
 | 
						|
/** Offset 0x04D4 - ITBT Root Port Enable
 | 
						|
  ITBT Root Port Enable, 0:Disable, 1:Enable
 | 
						|
  0:Disable, 1:Enable
 | 
						|
**/
 | 
						|
  UINT8                       ITbtPcieRootPortEn[4];
 | 
						|
 | 
						|
/** Offset 0x04D8 - ITBTForcePowerOn Timeout value
 | 
						|
  ITBTForcePowerOn value. Specified increment values in miliseconds. Range is 0-1000.
 | 
						|
  100 = 100 ms.
 | 
						|
**/
 | 
						|
  UINT16                      ITbtForcePowerOnTimeoutInMs;
 | 
						|
 | 
						|
/** Offset 0x04DA - ITbtConnectTopology Timeout value
 | 
						|
  ITbtConnectTopologyTimeout value. Specified increment values in miliseconds. Range
 | 
						|
  is 0-10000. 100 = 100 ms.
 | 
						|
**/
 | 
						|
  UINT16                      ITbtConnectTopologyTimeoutInMs;
 | 
						|
 | 
						|
/** Offset 0x04DC - VCCST request for IOM
 | 
						|
  This policy will enable/disable VCCST and also decides if message would be replayed in S4/S5
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VccSt;
 | 
						|
 | 
						|
/** Offset 0x04DD - TCSS Usb3 Compliance Mode Enable
 | 
						|
  Used by IOM FW to skip powering down the PHY at the end of disconnect flow
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Usb3ComplModeEnable;
 | 
						|
 | 
						|
/** Offset 0x04DE - ITBT DMA LTR
 | 
						|
  TCSS DMA1, DMA2 LTR value
 | 
						|
**/
 | 
						|
  UINT16                      ITbtDmaLtr[2];
 | 
						|
 | 
						|
/** Offset 0x04E2 - Enable/Disable CrashLog
 | 
						|
  Enable(Default): Enable CPU CrashLog, Disable: Disable CPU CrashLog
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuCrashLogEnable;
 | 
						|
 | 
						|
/** Offset 0x04E3 - Enable/Disable PTM
 | 
						|
  This policy will enable/disable Precision Time Measurement for TCSS PCIe Root Ports
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PtmEnabled[4];
 | 
						|
 | 
						|
/** Offset 0x04E7 - PCIE RP Ltr Enable
 | 
						|
  Latency Tolerance Reporting Mechanism.
 | 
						|
**/
 | 
						|
  UINT8                       SaPcieItbtRpLtrEnable[4];
 | 
						|
 | 
						|
/** Offset 0x04EB - PCIE RP Snoop Latency Override Mode
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Mode.
 | 
						|
**/
 | 
						|
  UINT8                       SaPcieItbtRpSnoopLatencyOverrideMode[4];
 | 
						|
 | 
						|
/** Offset 0x04EF - PCIE RP Snoop Latency Override Multiplier
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Multiplier.
 | 
						|
**/
 | 
						|
  UINT8                       SaPcieItbtRpSnoopLatencyOverrideMultiplier[4];
 | 
						|
 | 
						|
/** Offset 0x04F3
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace15[1];
 | 
						|
 | 
						|
/** Offset 0x04F4 - PCIE RP Snoop Latency Override Value
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Value.
 | 
						|
**/
 | 
						|
  UINT16                      SaPcieItbtRpSnoopLatencyOverrideValue[4];
 | 
						|
 | 
						|
/** Offset 0x04FC - PCIE RP Non Snoop Latency Override Mode
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Mode.
 | 
						|
**/
 | 
						|
  UINT8                       SaPcieItbtRpNonSnoopLatencyOverrideMode[4];
 | 
						|
 | 
						|
/** Offset 0x0500 - PCIE RP Non Snoop Latency Override Multiplier
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Multiplier.
 | 
						|
**/
 | 
						|
  UINT8                       SaPcieItbtRpNonSnoopLatencyOverrideMultiplier[4];
 | 
						|
 | 
						|
/** Offset 0x0504 - PCIE RP Non Snoop Latency Override Value
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Value.
 | 
						|
**/
 | 
						|
  UINT16                      SaPcieItbtRpNonSnoopLatencyOverrideValue[4];
 | 
						|
 | 
						|
/** Offset 0x050C - Force LTR Override
 | 
						|
  Force LTR Override.
 | 
						|
**/
 | 
						|
  UINT8                       SaPcieItbtRpForceLtrOverride[4];
 | 
						|
 | 
						|
/** Offset 0x0510 - PCIE RP Ltr Config Lock
 | 
						|
  0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       SaPcieItbtRpLtrConfigLock[4];
 | 
						|
 | 
						|
/** Offset 0x0514 - Advanced Encryption Standard (AES) feature
 | 
						|
  Enable or Disable Advanced Encryption Standard (AES) feature; </b>0: Disable; <b>1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       AesEnable;
 | 
						|
 | 
						|
/** Offset 0x0515 - Power State 3 enable/disable
 | 
						|
  PCODE MMIO Mailbox: Power State 3 enable/disable; 0: Disable; <b>1: Enable</b>.
 | 
						|
  For all VR Indexes
 | 
						|
**/
 | 
						|
  UINT8                       Psi3Enable[5];
 | 
						|
 | 
						|
/** Offset 0x051A - Power State 4 enable/disable
 | 
						|
  PCODE MMIO Mailbox: Power State 4 enable/disable; 0: Disable; <b>1: Enable</b>.For
 | 
						|
  all VR Indexes
 | 
						|
**/
 | 
						|
  UINT8                       Psi4Enable[5];
 | 
						|
 | 
						|
/** Offset 0x051F
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace16[1];
 | 
						|
 | 
						|
/** Offset 0x0520 - Imon slope correction
 | 
						|
  PCODE MMIO Mailbox: Imon slope correction. Specified in 1/100 increment values.
 | 
						|
  Range is 0-200. 125 = 1.25. <b>0: Auto</b>.For all VR Indexes
 | 
						|
**/
 | 
						|
  UINT16                      ImonSlope[5];
 | 
						|
 | 
						|
/** Offset 0x052A - Imon offset correction
 | 
						|
  PCODE MMIO Mailbox: Imon offset correction. Value is a 2's complement signed integer.
 | 
						|
  Units 1/1000, Range 0-63999. For an offset = 12.580, use 12580. <b>0: Auto</b>
 | 
						|
**/
 | 
						|
  UINT16                      ImonOffset[5];
 | 
						|
 | 
						|
/** Offset 0x0534 - Enable/Disable BIOS configuration of VR
 | 
						|
  Enable/Disable BIOS configuration of VR; <b>0: Disable</b>; 1: Enable.For all VR Indexes
 | 
						|
**/
 | 
						|
  UINT8                       VrConfigEnable[5];
 | 
						|
 | 
						|
/** Offset 0x0539 - Thermal Design Current enable/disable
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current enable/disable; <b>0: Disable</b>; 1:
 | 
						|
  Enable.For all VR Indexes
 | 
						|
**/
 | 
						|
  UINT8                       TdcEnable[5];
 | 
						|
 | 
						|
/** Offset 0x053E - Thermal Design Current time window
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current time window. Defined in milli seconds.
 | 
						|
  DEPRECATED. Valid Values 1 - 1ms , 2 - 2ms , 3 - 3ms , 4 - 4ms , 5 - 5ms , 6 -
 | 
						|
  6ms , 7 - 7ms , 8 - 8ms , 10 - 10ms.For all VR Index
 | 
						|
**/
 | 
						|
  UINT8                       TdcTimeWindow[5];
 | 
						|
 | 
						|
/** Offset 0x0543 - Thermal Design Current Lock
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current Lock; <b>0: Disable</b>; 1: Enable.For
 | 
						|
  all VR Indexes
 | 
						|
**/
 | 
						|
  UINT8                       TdcLock[5];
 | 
						|
 | 
						|
/** Offset 0x0548 - Platform Psys slope correction
 | 
						|
  PCODE MMIO Mailbox: Platform Psys slope correction. <b>0 - Auto</b> Specified in
 | 
						|
  1/100 increment values. Range is 0-200. 125 = 1.25
 | 
						|
**/
 | 
						|
  UINT8                       PsysSlope;
 | 
						|
 | 
						|
/** Offset 0x0549
 | 
						|
**/
 | 
						|
  UINT8                       PsysOffset;
 | 
						|
 | 
						|
/** Offset 0x054A - Acoustic Noise Mitigation feature
 | 
						|
  Enable or Disable Acoustic Noise Mitigation feature. <b>0: Disabled</b>; 1: Enabled
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       AcousticNoiseMitigation;
 | 
						|
 | 
						|
/** Offset 0x054B - Disable Fast Slew Rate for Deep Package C States for VR domains
 | 
						|
  Disable Fast Slew Rate for Deep Package C States based on Acoustic Noise Mitigation
 | 
						|
  feature enabled. <b>0: False</b>; 1: True
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       FastPkgCRampDisable[5];
 | 
						|
 | 
						|
/** Offset 0x0550 - Slew Rate configuration for Deep Package C States for VR domains
 | 
						|
  Slew Rate configuration for Deep Package C States for VR domains based on Acoustic
 | 
						|
  Noise Mitigation feature enabled. <b>0: Fast/2</b>; 1: Fast/4; 2: Fast/8; 3: Fast/16
 | 
						|
  0: Fast/2, 1: Fast/4, 2: Fast/8, 3: Fast/16
 | 
						|
**/
 | 
						|
  UINT8                       SlowSlewRate[5];
 | 
						|
 | 
						|
/** Offset 0x0555 - Enable multi phases silicon initialization
 | 
						|
  A switch to determine MultiPhaseSiInit will be executed or not
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableMultiPhaseSiliconInit;
 | 
						|
 | 
						|
/** Offset 0x0556 - Thermal Design Current current limit
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current current limit. Specified in 1/8A units.
 | 
						|
  Range is 0-4095. 1000 = 125A. <b>0: Auto</b>. For all VR Indexes
 | 
						|
**/
 | 
						|
  UINT16                      TdcCurrentLimit[5];
 | 
						|
 | 
						|
/** Offset 0x0560 - AcLoadline
 | 
						|
  PCODE MMIO Mailbox: AcLoadline in 1/100 mOhms (ie. 1250 = 12.50 mOhm); Range is
 | 
						|
  0-6249. <b>Intel Recommended Defaults vary by domain and SKU.
 | 
						|
**/
 | 
						|
  UINT16                      AcLoadline[5];
 | 
						|
 | 
						|
/** Offset 0x056A - DcLoadline
 | 
						|
  PCODE MMIO Mailbox: DcLoadline in 1/100 mOhms (ie. 1250 = 12.50 mOhm); Range is
 | 
						|
  0-6249.<b>Intel Recommended Defaults vary by domain and SKU.</b>
 | 
						|
**/
 | 
						|
  UINT16                      DcLoadline[5];
 | 
						|
 | 
						|
/** Offset 0x0574 - Power State 1 Threshold current
 | 
						|
  PCODE MMIO Mailbox: Power State 1 current cuttof in 1/4 Amp increments. Range is 0-128A.
 | 
						|
**/
 | 
						|
  UINT16                      Psi1Threshold[5];
 | 
						|
 | 
						|
/** Offset 0x057E - Power State 2 Threshold current
 | 
						|
  PCODE MMIO Mailbox: Power State 2 current cuttof in 1/4 Amp increments. Range is 0-128A.
 | 
						|
**/
 | 
						|
  UINT16                      Psi2Threshold[5];
 | 
						|
 | 
						|
/** Offset 0x0588 - Power State 3 Threshold current
 | 
						|
  PCODE MMIO Mailbox: Power State 3 current cuttof in 1/4 Amp increments. Range is 0-128A.
 | 
						|
**/
 | 
						|
  UINT16                      Psi3Threshold[5];
 | 
						|
 | 
						|
/** Offset 0x0592 - Icc Max limit
 | 
						|
  PCODE MMIO Mailbox: VR Icc Max limit. 0-255A in 1/4 A units. 400 = 100A
 | 
						|
**/
 | 
						|
  UINT16                      IccMax[5];
 | 
						|
 | 
						|
/** Offset 0x059C - VR Voltage Limit
 | 
						|
  PCODE MMIO Mailbox: VR Voltage Limit. DEPRECATED, Range is 0-7999mV.
 | 
						|
**/
 | 
						|
  UINT16                      VrVoltageLimit[5];
 | 
						|
 | 
						|
/** Offset 0x05A6 - Enable VR specific mailbox command
 | 
						|
  VR specific mailbox commands. <b>00b - no VR specific command sent.</b>  01b - A
 | 
						|
  VR mailbox command specifically for the MPS IMPV8 VR will be sent. 10b - VR specific
 | 
						|
  command sent for PS4 exit issue. 11b - Reserved.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SendVrMbxCmd;
 | 
						|
 | 
						|
/** Offset 0x05A7 - Reserved
 | 
						|
  Reserved
 | 
						|
**/
 | 
						|
  UINT8                       Reserved2;
 | 
						|
 | 
						|
/** Offset 0x05A8 - Enable or Disable TXT
 | 
						|
  Enable or Disable TXT; 0: Disable; <b>1: Enable</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TxtEnable;
 | 
						|
 | 
						|
/** Offset 0x05A9 - Skip Multi-Processor Initialization
 | 
						|
  When this is skipped, boot loader must initialize processors before SilicionInit
 | 
						|
  API. </b>0: Initialize; <b>1: Skip
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SkipMpInit;
 | 
						|
 | 
						|
/** Offset 0x05AA - FIVR RFI Frequency
 | 
						|
  PCODE MMIO Mailbox: Set the desired RFI frequency, in increments of 100KHz. <b>0:
 | 
						|
  Auto</b>. Range varies based on XTAL clock: 0-1918 (Up to 191.8HMz) for 24MHz clock;
 | 
						|
  0-1535 (Up to 153.5MHz) for 19MHz clock.
 | 
						|
**/
 | 
						|
  UINT16                      FivrRfiFrequency;
 | 
						|
 | 
						|
/** Offset 0x05AC - FIVR RFI Spread Spectrum
 | 
						|
  Set the Spread Spectrum Range. <b>1.5%</b>; Range: 0.5%, 1%, 1.5%, 2%, 3%, 4%, 5%,
 | 
						|
  6%. Each Range is translated to an encoded value for FIVR register. 0.5% = 0, 1%
 | 
						|
  = 3, 1.5% = 8, 2% = 18, 3% = 28, 4% = 34, 5% = 39, 6% = 44.
 | 
						|
**/
 | 
						|
  UINT8                       FivrSpreadSpectrum;
 | 
						|
 | 
						|
/** Offset 0x05AD
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace17[3];
 | 
						|
 | 
						|
/** Offset 0x05B0 - CpuBistData
 | 
						|
  Pointer CPU BIST Data
 | 
						|
**/
 | 
						|
  UINT32                      CpuBistData;
 | 
						|
 | 
						|
/** Offset 0x05B4 - CpuMpPpi
 | 
						|
  <b>Optional</b> pointer to the boot loader's implementation of EFI_PEI_MP_SERVICES_PPI.
 | 
						|
  If not NULL, FSP will use the boot loader's implementation of multiprocessing.
 | 
						|
  See section 5.1.4 of the FSP Integration Guide for more details.
 | 
						|
**/
 | 
						|
  UINT32                      CpuMpPpi;
 | 
						|
 | 
						|
/** Offset 0x05B8 - CpuMpHob
 | 
						|
  <b>@deprecated</b> This is not needed in current version of FSP.
 | 
						|
**/
 | 
						|
  UINT32                      CpuMpHob;
 | 
						|
 | 
						|
/** Offset 0x05BC - RFI Mitigation
 | 
						|
  Enable or Disable RFI Mitigation. <b>0: Disable - DCM is the IO_N default</b>; 1:
 | 
						|
  Enable - Enable IO_N DCM/CCM switching as RFI mitigation.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       RfiMitigation;
 | 
						|
 | 
						|
/** Offset 0x05BD - FIVR RFI Spread Spectrum Enable or disable
 | 
						|
  Enable or Disable FIVR RFI Spread Spectrum. 0: Disable ; <b> 1: Enable </b>
 | 
						|
**/
 | 
						|
  UINT8                       FivrSpectrumEnable;
 | 
						|
 | 
						|
/** Offset 0x05BE - Pre Wake Randomization time
 | 
						|
  PCODE MMIO Mailbox: Acoustic Noise Mitigation Range.Defines the maximum pre-wake
 | 
						|
  randomization time in micro ticks.This can be programmed only if AcousticNoiseMitigation
 | 
						|
  is enabled. Range 0-255 <b>0</b>.
 | 
						|
**/
 | 
						|
  UINT8                       PreWake;
 | 
						|
 | 
						|
/** Offset 0x05BF - Ramp Up Randomization time
 | 
						|
  PCODE MMIO Mailbox: Acoustic Noise Mitigation Range.Defines the maximum Ramp Up
 | 
						|
  randomization time in micro ticks.This can be programmed only if AcousticNoiseMitigation
 | 
						|
  is enabled.Range 0-255 <b>0</b>.
 | 
						|
**/
 | 
						|
  UINT8                       RampUp;
 | 
						|
 | 
						|
/** Offset 0x05C0 - Ramp Down Randomization time
 | 
						|
  PCODE MMIO Mailbox: Acoustic Noise Mitigation Range.Defines the maximum Ramp Down
 | 
						|
  randomization time in micro ticks.This can be programmed only if AcousticNoiseMitigation
 | 
						|
  is enabled.Range 0-255 <b>0</b>.
 | 
						|
**/
 | 
						|
  UINT8                       RampDown;
 | 
						|
 | 
						|
/** Offset 0x05C1
 | 
						|
**/
 | 
						|
  UINT8                       CpuPostMemRsvd[11];
 | 
						|
 | 
						|
/** Offset 0x05CC - PpinSupport to view Protected Processor Inventory Number
 | 
						|
  Enable or Disable or Auto (Based on End of Manufacturing flag. Disabled if this
 | 
						|
  flag is set) for PPIN Support
 | 
						|
  0: Disable, 1: Enable, 2: Auto
 | 
						|
**/
 | 
						|
  UINT8                       PpinSupport;
 | 
						|
 | 
						|
/** Offset 0x05CD - Enable or Disable Minimum Voltage Override
 | 
						|
  Enable or disable Minimum Voltage overrides ; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableMinVoltageOverride;
 | 
						|
 | 
						|
/** Offset 0x05CE - Min Voltage for Runtime
 | 
						|
  PCODE MMIO Mailbox: Minimum voltage for runtime. Valid if EnableMinVoltageOverride
 | 
						|
  = 1. Range 0 to 1999mV. <b> 0: 0mV </b>
 | 
						|
**/
 | 
						|
  UINT16                      MinVoltageRuntime;
 | 
						|
 | 
						|
/** Offset 0x05D0 - Base of memory region allocated for Processor Trace
 | 
						|
  Base address of memory region allocated for Processor Trace. Processor Trace requires
 | 
						|
  2^N alignment and size in bytes per thread, from 4KB to 128MB. <b>0: Disable</b>
 | 
						|
**/
 | 
						|
  UINT64                      ProcessorTraceMemBase;
 | 
						|
 | 
						|
/** Offset 0x05D8 - Memory region allocation for Processor Trace
 | 
						|
  Length in bytes of memory region allocated for Processor Trace. Processor Trace
 | 
						|
  requires 2^N alignment and size in bytes per thread, from 4KB to 128MB. <b>0: Disable</b>
 | 
						|
**/
 | 
						|
  UINT32                      ProcessorTraceMemLength;
 | 
						|
 | 
						|
/** Offset 0x05DC - Min Voltage for C8
 | 
						|
  PCODE MMIO Mailbox: Minimum voltage for C8. Valid if EnableMinVoltageOverride =
 | 
						|
  1. Range 0 to 1999mV. <b> 0: 0mV </b>
 | 
						|
**/
 | 
						|
  UINT16                      MinVoltageC8;
 | 
						|
 | 
						|
/** Offset 0x05DE - Platform Psys offset correction
 | 
						|
  PCODE MMIO Mailbox: Platform Psys offset correction. <b>0 - Auto</b> Units 1/1000,
 | 
						|
  Range 0-63999. For an offset of 25.348, enter 25348.
 | 
						|
**/
 | 
						|
  UINT16                      PsysOffset1;
 | 
						|
 | 
						|
/** Offset 0x05E0 - Smbios Type4 Max Speed Override
 | 
						|
  Provide the option for platform to override the MaxSpeed field of Smbios Type 4.
 | 
						|
  If this value is not zero, it dominates the field.
 | 
						|
**/
 | 
						|
  UINT16                      SmbiosType4MaxSpeedOverride;
 | 
						|
 | 
						|
/** Offset 0x05E2 - AvxDisable
 | 
						|
  Enable or Disable AVX Support.
 | 
						|
  0: Enable, 1: Disable
 | 
						|
**/
 | 
						|
  UINT8                       AvxDisable;
 | 
						|
 | 
						|
/** Offset 0x05E3 - Avx3Disable
 | 
						|
  Enable or Disable AVX3 Support
 | 
						|
  0: Enable, 1: Disable
 | 
						|
**/
 | 
						|
  UINT8                       Avx3Disable;
 | 
						|
 | 
						|
/** Offset 0x05E4 - ReservedCpuPostMemProduction
 | 
						|
  Reserved for CPU Post-Mem Production
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ReservedCpuPostMemProduction[4];
 | 
						|
 | 
						|
/** Offset 0x05E8 - Enable Power Optimizer
 | 
						|
  Enable DMI Power Optimizer on PCH side.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPwrOptEnable;
 | 
						|
 | 
						|
/** Offset 0x05E9 - PCH Flash Protection Ranges Write Enble
 | 
						|
  Write or erase is blocked by hardware.
 | 
						|
**/
 | 
						|
  UINT8                       PchWriteProtectionEnable[5];
 | 
						|
 | 
						|
/** Offset 0x05EE - PCH Flash Protection Ranges Read Enble
 | 
						|
  Read is blocked by hardware.
 | 
						|
**/
 | 
						|
  UINT8                       PchReadProtectionEnable[5];
 | 
						|
 | 
						|
/** Offset 0x05F3
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace18[1];
 | 
						|
 | 
						|
/** Offset 0x05F4 - PCH Protect Range Limit
 | 
						|
  Left shifted address by 12 bits with address bits 11:0 are assumed to be FFFh for
 | 
						|
  limit comparison.
 | 
						|
**/
 | 
						|
  UINT16                      PchProtectedRangeLimit[5];
 | 
						|
 | 
						|
/** Offset 0x05FE - PCH Protect Range Base
 | 
						|
  Left shifted address by 12 bits with address bits 11:0 are assumed to be 0.
 | 
						|
**/
 | 
						|
  UINT16                      PchProtectedRangeBase[5];
 | 
						|
 | 
						|
/** Offset 0x0608 - Enable Pme
 | 
						|
  Enable Azalia wake-on-ring.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchHdaPme;
 | 
						|
 | 
						|
/** Offset 0x0609 - HD Audio Link Frequency
 | 
						|
  HDA Link Freq (PCH_HDAUDIO_LINK_FREQUENCY enum): 0: 6MHz, 1: 12MHz, 2: 24MHz.
 | 
						|
  0: 6MHz, 1: 12MHz, 2: 24MHz
 | 
						|
**/
 | 
						|
  UINT8                       PchHdaLinkFrequency;
 | 
						|
 | 
						|
/** Offset 0x060A - PchPostMemRsvd
 | 
						|
  Reserved for PCH Post-Mem
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPostMemRsvd4[3];
 | 
						|
 | 
						|
/** Offset 0x060D - Enable PCH ISH SPI Cs0 pins assigned
 | 
						|
  Set if ISH SPI Cs0 pins are to be enabled by BIOS. 0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       PchIshSpiCs0Enable[1];
 | 
						|
 | 
						|
/** Offset 0x060E - Enable PCH Io Apic Entry 24-119
 | 
						|
  0: Disable; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchIoApicEntry24_119;
 | 
						|
 | 
						|
/** Offset 0x060F - PCH Io Apic ID
 | 
						|
  This member determines IOAPIC ID. Default is 0x02.
 | 
						|
**/
 | 
						|
  UINT8                       PchIoApicId;
 | 
						|
 | 
						|
/** Offset 0x0610 - Enable PCH ISH SPI pins assigned
 | 
						|
  Set if ISH SPI native pins are to be enabled by BIOS. 0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       PchIshSpiEnable[1];
 | 
						|
 | 
						|
/** Offset 0x0611 - Enable PCH ISH UART pins assigned
 | 
						|
  Set if ISH UART native pins are to be enabled by BIOS. 0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       PchIshUartEnable[2];
 | 
						|
 | 
						|
/** Offset 0x0613 - Enable PCH ISH I2C pins assigned
 | 
						|
  Set if ISH I2C native pins are to be enabled by BIOS. 0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       PchIshI2cEnable[3];
 | 
						|
 | 
						|
/** Offset 0x0616 - Enable PCH ISH GP pins assigned
 | 
						|
  Set if ISH GP native pins are to be enabled by BIOS. 0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       PchIshGpEnable[8];
 | 
						|
 | 
						|
/** Offset 0x061E - PCH ISH PDT Unlock Msg
 | 
						|
  0: False; 1: True.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchIshPdtUnlock;
 | 
						|
 | 
						|
/** Offset 0x061F - Enable PCH Lan LTR capabilty of PCH internal LAN
 | 
						|
  0: Disable; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchLanLtrEnable;
 | 
						|
 | 
						|
/** Offset 0x0620 - Enable LOCKDOWN BIOS LOCK
 | 
						|
  Enable the BIOS Lock feature and set EISS bit (D31:F5:RegDCh[5]) for the BIOS region
 | 
						|
  protection.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchLockDownBiosLock;
 | 
						|
 | 
						|
/** Offset 0x0621 - PCH Compatibility Revision ID
 | 
						|
  This member describes whether or not the CRID feature of PCH should be enabled.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchCrid;
 | 
						|
 | 
						|
/** Offset 0x0622 - RTC BIOS Interface Lock
 | 
						|
  Enable RTC BIOS interface lock. When set, prevents RTC TS (BUC.TS) from being changed.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       RtcBiosInterfaceLock;
 | 
						|
 | 
						|
/** Offset 0x0623 - RTC Cmos Memory Lock
 | 
						|
  Enable RTC lower and upper 128 byte Lock bits to lock Bytes 38h-3Fh in the upper
 | 
						|
  and and lower 128-byte bank of RTC RAM.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       RtcMemoryLock;
 | 
						|
 | 
						|
/** Offset 0x0624 - Enable PCIE RP HotPlug
 | 
						|
  Indicate whether the root port is hot plug available.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpHotPlug[24];
 | 
						|
 | 
						|
/** Offset 0x063C - Enable PCIE RP Pm Sci
 | 
						|
  Indicate whether the root port power manager SCI is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpPmSci[24];
 | 
						|
 | 
						|
/** Offset 0x0654 - Enable PCIE RP Transmitter Half Swing
 | 
						|
  Indicate whether the Transmitter Half Swing is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpTransmitterHalfSwing[24];
 | 
						|
 | 
						|
/** Offset 0x066C - Enable PCIE RP Clk Req Detect
 | 
						|
  Probe CLKREQ# signal before enabling CLKREQ# based power management.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpClkReqDetect[24];
 | 
						|
 | 
						|
/** Offset 0x0684 - PCIE RP Advanced Error Report
 | 
						|
  Indicate whether the Advanced Error Reporting is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpAdvancedErrorReporting[24];
 | 
						|
 | 
						|
/** Offset 0x069C - PCIE RP Unsupported Request Report
 | 
						|
  Indicate whether the Unsupported Request Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpUnsupportedRequestReport[24];
 | 
						|
 | 
						|
/** Offset 0x06B4 - PCIE RP Fatal Error Report
 | 
						|
  Indicate whether the Fatal Error Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpFatalErrorReport[24];
 | 
						|
 | 
						|
/** Offset 0x06CC - PCIE RP No Fatal Error Report
 | 
						|
  Indicate whether the No Fatal Error Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpNoFatalErrorReport[24];
 | 
						|
 | 
						|
/** Offset 0x06E4 - PCIE RP Correctable Error Report
 | 
						|
  Indicate whether the Correctable Error Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpCorrectableErrorReport[24];
 | 
						|
 | 
						|
/** Offset 0x06FC - PCIE RP System Error On Fatal Error
 | 
						|
  Indicate whether the System Error on Fatal Error is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpSystemErrorOnFatalError[24];
 | 
						|
 | 
						|
/** Offset 0x0714 - PCIE RP System Error On Non Fatal Error
 | 
						|
  Indicate whether the System Error on Non Fatal Error is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpSystemErrorOnNonFatalError[24];
 | 
						|
 | 
						|
/** Offset 0x072C - PCIE RP System Error On Correctable Error
 | 
						|
  Indicate whether the System Error on Correctable Error is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpSystemErrorOnCorrectableError[24];
 | 
						|
 | 
						|
/** Offset 0x0744 - PCIE RP Max Payload
 | 
						|
  Max Payload Size supported, Default 128B, see enum PCH_PCIE_MAX_PAYLOAD.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpMaxPayload[24];
 | 
						|
 | 
						|
/** Offset 0x075C - Touch Host Controller Port 0 Assignment
 | 
						|
  Assign THC Port 0
 | 
						|
  0x0:ThcAssignmentNone, 0x1:ThcAssignmentThc0
 | 
						|
**/
 | 
						|
  UINT8                       ThcPort0Assignment;
 | 
						|
 | 
						|
/** Offset 0x075D
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace19[3];
 | 
						|
 | 
						|
/** Offset 0x0760 - THC Port 0 Interrupt Pin Mux
 | 
						|
  Set THC Port 0 Pin Muxing Value if signal can be enabled on multiple pads. Refer
 | 
						|
  to GPIO_*_MUXING_THC_SPIx_INTB_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      ThcPort0InterruptPinMuxing;
 | 
						|
 | 
						|
/** Offset 0x0764 - Touch Host Controller Port 1 Assignment
 | 
						|
  Assign THC Port 1
 | 
						|
  0x0:ThcAssignmentNone, 0x1:ThcPort1AssignmentThc0, 0x2:ThcAssignmentThc1
 | 
						|
**/
 | 
						|
  UINT8                       ThcPort1Assignment;
 | 
						|
 | 
						|
/** Offset 0x0765 - Touch Host Controller Port 1 ReadFrequency
 | 
						|
  Set THC Port 1 Read Frequency (THC_PORT_FREQUENCY enum): 0:2p1MHz,1:2p5Mz,2:3Mz,3:3p75Mz,4:5MHz,5:7p5MHz,6:15MHz,7:17MHz,8:20MHz,9:24MHz,10:30MHz
 | 
						|
  0:2p1MHz,1:2p5Mz,2:3Mz,3:3p75Mz,4:5MHz,5:7p5MHz,6:15MHz,7:17MHz,8:20MHz,9:24MHz,10:30MHz
 | 
						|
**/
 | 
						|
  UINT8                       ThcPort1ReadFrequency;
 | 
						|
 | 
						|
/** Offset 0x0766 - Touch Host Controller Port 1 WriteFrequency
 | 
						|
  Set THC Port 1 Write Frequency (THC_PORT_FREQUENCY enum): 0:2p1MHz,1:2p5Mz,2:3Mz,3:3p75Mz,4:5MHz,5:7p5MHz,6:15MHz,7:17MHz,8:20MHz,9:24MHz,10:30MHz
 | 
						|
  0:2p1MHz,1:2p5Mz,2:3Mz,3:3p75Mz,4:5MHz,5:7p5MHz,6:15MHz,7:17MHz,8:20MHz,9:24MHz,10:30MHz
 | 
						|
**/
 | 
						|
  UINT8                       ThcPort1WriteFrequency;
 | 
						|
 | 
						|
/** Offset 0x0767
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace20;
 | 
						|
 | 
						|
/** Offset 0x0768 - THC Port 1 Interrupt Pin Mux
 | 
						|
  Set THC Port 1 Pin Muxing Value if signal can be enabled on multiple pads. Refer
 | 
						|
  to GPIO_*_MUXING_THC_SPIx_INTB_* for possible values.
 | 
						|
**/
 | 
						|
  UINT32                      ThcPort1InterruptPinMuxing;
 | 
						|
 | 
						|
/** Offset 0x076C - PCIE RP Pcie Speed
 | 
						|
  Determines each PCIE Port speed capability. 0: Auto; 1: Gen1; 2: Gen2; 3: Gen3 (see:
 | 
						|
  PCIE_SPEED).
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpPcieSpeed[24];
 | 
						|
 | 
						|
/** Offset 0x0784 - PCIE RP Physical Slot Number
 | 
						|
  Indicates the slot number for the root port. Default is the value as root port index.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpPhysicalSlotNumber[24];
 | 
						|
 | 
						|
/** Offset 0x079C - PCIE RP Completion Timeout
 | 
						|
  The root port completion timeout(see: PCIE_COMPLETION_TIMEOUT). Default is PcieCompletionTO_Default.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpCompletionTimeout[24];
 | 
						|
 | 
						|
/** Offset 0x07B4 - PCIE RP Aspm
 | 
						|
  The ASPM configuration of the root port (see: PCH_PCIE_ASPM_CONTROL). Default is
 | 
						|
  PchPcieAspmAutoConfig.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpAspm[24];
 | 
						|
 | 
						|
/** Offset 0x07CC - PCIE RP L1 Substates
 | 
						|
  The L1 Substates configuration of the root port (see: PCH_PCIE_L1SUBSTATES_CONTROL).
 | 
						|
  Default is PchPcieL1SubstatesL1_1_2.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpL1Substates[24];
 | 
						|
 | 
						|
/** Offset 0x07E4 - PCIE RP Ltr Enable
 | 
						|
  Latency Tolerance Reporting Mechanism.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpLtrEnable[24];
 | 
						|
 | 
						|
/** Offset 0x07FC - PCIE RP Ltr Config Lock
 | 
						|
  0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpLtrConfigLock[24];
 | 
						|
 | 
						|
/** Offset 0x0814 - PCIe override default settings for EQ
 | 
						|
  Choose PCIe EQ method
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqOverrideDefault;
 | 
						|
 | 
						|
/** Offset 0x0815 - PCIe choose EQ method
 | 
						|
  Choose PCIe EQ method
 | 
						|
  0: HardwareEq, 1: FixedEq
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqMethod;
 | 
						|
 | 
						|
/** Offset 0x0816 - PCIe choose EQ mode
 | 
						|
  Choose PCIe EQ mode
 | 
						|
  0: PresetEq, 1: CoefficientEq
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqMode;
 | 
						|
 | 
						|
/** Offset 0x0817 - PCIe EQ local transmitter override
 | 
						|
  Enable/Disable local transmitter override
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqLocalTransmitterOverrideEnable;
 | 
						|
 | 
						|
/** Offset 0x0818 - PCIe number of valid list entries
 | 
						|
  Select number of presets or coefficients depending on the mode
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqPh3NumberOfPresetsOrCoefficients;
 | 
						|
 | 
						|
/** Offset 0x0819 - PCIe pre-cursor coefficient list
 | 
						|
  Provide a list of pre-cursor coefficients to be used during phase 3 EQ
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqPh3PreCursorList[10];
 | 
						|
 | 
						|
/** Offset 0x0823 - PCIe post-cursor coefficient list
 | 
						|
  Provide a list of post-cursor coefficients to be used during phase 3 EQ
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqPh3PostCursorList[10];
 | 
						|
 | 
						|
/** Offset 0x082D - PCIe preset list
 | 
						|
  Provide a list of presets to be used during phase 3 EQ
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqPh3PresetList[11];
 | 
						|
 | 
						|
/** Offset 0x0838 - PCIe EQ phase 1 downstream transmitter port preset
 | 
						|
  Allows to select the downstream port preset value that will be used during phase
 | 
						|
  1 of equalization
 | 
						|
**/
 | 
						|
  UINT32                      PcieEqPh1DownstreamPortTransmitterPreset;
 | 
						|
 | 
						|
/** Offset 0x083C - PCIe EQ phase 1 upstream tranmitter port preset
 | 
						|
  Allows to select the upstream port preset value that will be used during phase 1
 | 
						|
  of equalization
 | 
						|
**/
 | 
						|
  UINT32                      PcieEqPh1UpstreamPortTransmitterPreset;
 | 
						|
 | 
						|
/** Offset 0x0840 - PCIe EQ phase 2 local transmitter override preset
 | 
						|
  Allows to select the value of the preset used during phase 2 local transmitter override
 | 
						|
**/
 | 
						|
  UINT8                       PcieEqPh2LocalTransmitterOverridePreset;
 | 
						|
 | 
						|
/** Offset 0x0841 - PCIE Enable Peer Memory Write
 | 
						|
  This member describes whether Peer Memory Writes are enabled on the platform.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PcieEnablePeerMemoryWrite;
 | 
						|
 | 
						|
/** Offset 0x0842 - PCIE Compliance Test Mode
 | 
						|
  Compliance Test Mode shall be enabled when using Compliance Load Board.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PcieComplianceTestMode;
 | 
						|
 | 
						|
/** Offset 0x0843 - PCIE Rp Function Swap
 | 
						|
  Allows BIOS to use root port function number swapping when root port of function
 | 
						|
  0 is disabled.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpFunctionSwap;
 | 
						|
 | 
						|
/** Offset 0x0844 - Enable/Disable PEG GEN3 Static EQ Phase1 programming
 | 
						|
  Program Gen3 EQ Phase1 Static Presets. Disabled(0x0): Disable EQ Phase1 Static Presets
 | 
						|
  Programming, Enabled(0x1)(Default): Enable  EQ Phase1 Static Presets Programming
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen3ProgramStaticEq;
 | 
						|
 | 
						|
/** Offset 0x0845 - Enable/Disable GEN4 Static EQ Phase1 programming
 | 
						|
  Program Gen4 EQ Phase1 Static Presets. Disabled(0x0): Disable EQ Phase1 Static Presets
 | 
						|
  Programming, Enabled(0x1)(Default): Enable  EQ Phase1 Static Presets Programming
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen4ProgramStaticEq;
 | 
						|
 | 
						|
/** Offset 0x0846 - PCH Pm PME_B0_S5_DIS
 | 
						|
  When cleared (default), wake events from PME_B0_STS are allowed in S5 if PME_B0_EN = 1.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmPmeB0S5Dis;
 | 
						|
 | 
						|
/** Offset 0x0847 - PCIE IMR
 | 
						|
  Enables Isolated Memory Region for PCIe.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpImrEnabled;
 | 
						|
 | 
						|
/** Offset 0x0848 - PCIE IMR port number
 | 
						|
  Selects PCIE root port number for IMR feature.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpImrSelection;
 | 
						|
 | 
						|
/** Offset 0x0849 - PCH Pm Wol Enable Override
 | 
						|
  Corresponds to the WOL Enable Override bit in the General PM Configuration B (GEN_PMCON_B) register.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmWolEnableOverride;
 | 
						|
 | 
						|
/** Offset 0x084A - PCH Pm Pcie Wake From DeepSx
 | 
						|
  Determine if enable PCIe to wake from deep Sx.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmPcieWakeFromDeepSx;
 | 
						|
 | 
						|
/** Offset 0x084B - PCH Pm WoW lan Enable
 | 
						|
  Determine if WLAN wake from Sx, corresponds to the HOST_WLAN_PP_EN bit in the PWRM_CFG3 register.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmWoWlanEnable;
 | 
						|
 | 
						|
/** Offset 0x084C - PCH Pm WoW lan DeepSx Enable
 | 
						|
  Determine if WLAN wake from DeepSx, corresponds to the DSX_WLAN_PP_EN bit in the
 | 
						|
  PWRM_CFG3 register.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmWoWlanDeepSxEnable;
 | 
						|
 | 
						|
/** Offset 0x084D - PCH Pm Lan Wake From DeepSx
 | 
						|
  Determine if enable LAN to wake from deep Sx.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmLanWakeFromDeepSx;
 | 
						|
 | 
						|
/** Offset 0x084E - PCH Pm Deep Sx Pol
 | 
						|
  Deep Sx Policy.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmDeepSxPol;
 | 
						|
 | 
						|
/** Offset 0x084F - PCH Pm Slp S3 Min Assert
 | 
						|
  SLP_S3 Minimum Assertion Width Policy. Default is PchSlpS350ms.
 | 
						|
**/
 | 
						|
  UINT8                       PchPmSlpS3MinAssert;
 | 
						|
 | 
						|
/** Offset 0x0850 - PCH Pm Slp S4 Min Assert
 | 
						|
  SLP_S4 Minimum Assertion Width Policy. Default is PchSlpS44s.
 | 
						|
**/
 | 
						|
  UINT8                       PchPmSlpS4MinAssert;
 | 
						|
 | 
						|
/** Offset 0x0851 - PCH Pm Slp Sus Min Assert
 | 
						|
  SLP_SUS Minimum Assertion Width Policy. Default is PchSlpSus4s.
 | 
						|
**/
 | 
						|
  UINT8                       PchPmSlpSusMinAssert;
 | 
						|
 | 
						|
/** Offset 0x0852 - PCH Pm Slp A Min Assert
 | 
						|
  SLP_A Minimum Assertion Width Policy. Default is PchSlpA2s.
 | 
						|
**/
 | 
						|
  UINT8                       PchPmSlpAMinAssert;
 | 
						|
 | 
						|
/** Offset 0x0853 - USB Overcurrent Override for DbC
 | 
						|
  This option overrides USB Over Current enablement state that USB OC will be disabled
 | 
						|
  after enabling this option. Enable when DbC is used to avoid signaling conflicts.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchEnableDbcObs;
 | 
						|
 | 
						|
/** Offset 0x0854 - PCH Pm Slp Strch Sus Up
 | 
						|
  Enable SLP_X Stretching After SUS Well Power Up.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmSlpStrchSusUp;
 | 
						|
 | 
						|
/** Offset 0x0855 - PCH Pm Slp Lan Low Dc
 | 
						|
  Enable/Disable SLP_LAN# Low on DC Power.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmSlpLanLowDc;
 | 
						|
 | 
						|
/** Offset 0x0856 - PCH Pm Pwr Btn Override Period
 | 
						|
  PCH power button override period. 000b-4s, 001b-6s, 010b-8s, 011b-10s, 100b-12s, 101b-14s.
 | 
						|
**/
 | 
						|
  UINT8                       PchPmPwrBtnOverridePeriod;
 | 
						|
 | 
						|
/** Offset 0x0857 - PCH Pm Disable Dsx Ac Present Pulldown
 | 
						|
  When Disable, PCH will internal pull down AC_PRESENT in deep SX and during G3 exit.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmDisableDsxAcPresentPulldown;
 | 
						|
 | 
						|
/** Offset 0x0858 - PCH Pm Disable Native Power Button
 | 
						|
  Power button native mode disable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmDisableNativePowerButton;
 | 
						|
 | 
						|
/** Offset 0x0859 - PCH Pm ME_WAKE_STS
 | 
						|
  Clear the ME_WAKE_STS bit in the Power and Reset Status (PRSTS) register.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmMeWakeSts;
 | 
						|
 | 
						|
/** Offset 0x085A - PCH Pm WOL_OVR_WK_STS
 | 
						|
  Clear the WOL_OVR_WK_STS bit in the Power and Reset Status (PRSTS) register.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmWolOvrWkSts;
 | 
						|
 | 
						|
/** Offset 0x085B - PCH Pm Reset Power Cycle Duration
 | 
						|
  Could be customized in the unit of second. Please refer to EDS for all support settings.
 | 
						|
  0 is default, 1 is 1 second, 2 is 2 seconds, ...
 | 
						|
**/
 | 
						|
  UINT8                       PchPmPwrCycDur;
 | 
						|
 | 
						|
/** Offset 0x085C - PCH Pm Pcie Pll Ssc
 | 
						|
  Specifies the Pcie Pll Spread Spectrum Percentage. The default is 0xFF: AUTO - No
 | 
						|
  BIOS override.
 | 
						|
**/
 | 
						|
  UINT8                       PchPmPciePllSsc;
 | 
						|
 | 
						|
/** Offset 0x085D - PCH Legacy IO Low Latency Enable
 | 
						|
  Set to enable low latency of legacy IO. <b>0: Disable</b>, 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchLegacyIoLowLatency;
 | 
						|
 | 
						|
/** Offset 0x085E - PCH Sata Pwr Opt Enable
 | 
						|
  SATA Power Optimizer on PCH side.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataPwrOptEnable;
 | 
						|
 | 
						|
/** Offset 0x085F - PCH Sata eSATA Speed Limit
 | 
						|
  When enabled, BIOS will configure the PxSCTL.SPD to 2 to limit the eSATA port speed.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EsataSpeedLimit;
 | 
						|
 | 
						|
/** Offset 0x0860 - PCH Sata Speed Limit
 | 
						|
  Indicates the maximum speed the SATA controller can support 0h: PchSataSpeedDefault.
 | 
						|
**/
 | 
						|
  UINT8                       SataSpeedLimit;
 | 
						|
 | 
						|
/** Offset 0x0861 - Enable SATA Port HotPlug
 | 
						|
  Enable SATA Port HotPlug.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsHotPlug[8];
 | 
						|
 | 
						|
/** Offset 0x0869 - Enable SATA Port Interlock Sw
 | 
						|
  Enable SATA Port Interlock Sw.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsInterlockSw[8];
 | 
						|
 | 
						|
/** Offset 0x0871 - Enable SATA Port External
 | 
						|
  Enable SATA Port External.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsExternal[8];
 | 
						|
 | 
						|
/** Offset 0x0879 - Enable SATA Port SpinUp
 | 
						|
  Enable the COMRESET initialization Sequence to the device.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsSpinUp[8];
 | 
						|
 | 
						|
/** Offset 0x0881 - Enable SATA Port Solid State Drive
 | 
						|
  0: HDD; 1: SSD.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsSolidStateDrive[8];
 | 
						|
 | 
						|
/** Offset 0x0889 - Enable SATA Port Enable Dito Config
 | 
						|
  Enable DEVSLP Idle Timeout settings (DmVal, DitoVal).
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsEnableDitoConfig[8];
 | 
						|
 | 
						|
/** Offset 0x0891 - Enable SATA Port DmVal
 | 
						|
  DITO multiplier. Default is 15.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsDmVal[8];
 | 
						|
 | 
						|
/** Offset 0x0899
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace21[1];
 | 
						|
 | 
						|
/** Offset 0x089A - Enable SATA Port DmVal
 | 
						|
  DEVSLP Idle Timeout (DITO), Default is 625.
 | 
						|
**/
 | 
						|
  UINT16                      SataPortsDitoVal[8];
 | 
						|
 | 
						|
/** Offset 0x08AA - Enable SATA Port ZpOdd
 | 
						|
  Support zero power ODD.
 | 
						|
**/
 | 
						|
  UINT8                       SataPortsZpOdd[8];
 | 
						|
 | 
						|
/** Offset 0x08B2 - PCH Sata Rst Raid Alternate Id
 | 
						|
  Enable RAID Alternate ID.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstRaidDeviceId;
 | 
						|
 | 
						|
/** Offset 0x08B3 - PCH Sata Rst Raid0
 | 
						|
  RAID0.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstRaid0;
 | 
						|
 | 
						|
/** Offset 0x08B4 - PCH Sata Rst Raid1
 | 
						|
  RAID1.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstRaid1;
 | 
						|
 | 
						|
/** Offset 0x08B5 - PCH Sata Rst Raid10
 | 
						|
  RAID10.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstRaid10;
 | 
						|
 | 
						|
/** Offset 0x08B6 - PCH Sata Rst Raid5
 | 
						|
  RAID5.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstRaid5;
 | 
						|
 | 
						|
/** Offset 0x08B7 - PCH Sata Rst Irrt
 | 
						|
  Intel Rapid Recovery Technology.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstIrrt;
 | 
						|
 | 
						|
/** Offset 0x08B8 - PCH Sata Rst Orom Ui Banner
 | 
						|
  OROM UI and BANNER.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstOromUiBanner;
 | 
						|
 | 
						|
/** Offset 0x08B9 - PCH Sata Rst Orom Ui Delay
 | 
						|
  00b: 2 secs; 01b: 4 secs; 10b: 6 secs; 11: 8 secs (see: PCH_SATA_OROM_DELAY).
 | 
						|
**/
 | 
						|
  UINT8                       SataRstOromUiDelay;
 | 
						|
 | 
						|
/** Offset 0x08BA - PCH Sata Rst Hdd Unlock
 | 
						|
  Indicates that the HDD password unlock in the OS is enabled.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstHddUnlock;
 | 
						|
 | 
						|
/** Offset 0x08BB - PCH Sata Rst Led Locate
 | 
						|
  Indicates that the LED/SGPIO hardware is attached and ping to locate feature is
 | 
						|
  enabled on the OS.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstLedLocate;
 | 
						|
 | 
						|
/** Offset 0x08BC - PCH Sata Rst Irrt Only
 | 
						|
  Allow only IRRT drives to span internal and external ports.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstIrrtOnly;
 | 
						|
 | 
						|
/** Offset 0x08BD - PCH Sata Rst Smart Storage
 | 
						|
  RST Smart Storage caching Bit.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstSmartStorage;
 | 
						|
 | 
						|
/** Offset 0x08BE - PCH Sata Rst Pcie Storage Remap enable
 | 
						|
  Enable Intel RST for PCIe Storage remapping.
 | 
						|
**/
 | 
						|
  UINT8                       SataRstPcieEnable[3];
 | 
						|
 | 
						|
/** Offset 0x08C1 - PCH Sata Rst Pcie Storage Port
 | 
						|
  Intel RST for PCIe Storage remapping - PCIe Port Selection (1-based, 0 = autodetect).
 | 
						|
**/
 | 
						|
  UINT8                       SataRstPcieStoragePort[3];
 | 
						|
 | 
						|
/** Offset 0x08C4 - PCH Sata Rst Pcie Device Reset Delay
 | 
						|
  PCIe Storage Device Reset Delay in milliseconds. Default value is 100ms
 | 
						|
**/
 | 
						|
  UINT8                       SataRstPcieDeviceResetDelay[3];
 | 
						|
 | 
						|
/** Offset 0x08C7 - UFS enable/disable
 | 
						|
  PCIe Storage Device Reset Delay in milliseconds. Default value is 100ms
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       UfsEnable[2];
 | 
						|
 | 
						|
/** Offset 0x08C9 - IEH Mode
 | 
						|
  Integrated Error Handler Mode, 0: Bypass, 1: Enable
 | 
						|
  0: Bypass, 1:Enable
 | 
						|
**/
 | 
						|
  UINT8                       IehMode;
 | 
						|
 | 
						|
/** Offset 0x08CA - Thermal Throttling Custimized T0Level Value
 | 
						|
  Custimized T0Level value.
 | 
						|
**/
 | 
						|
  UINT16                      PchT0Level;
 | 
						|
 | 
						|
/** Offset 0x08CC - Thermal Throttling Custimized T1Level Value
 | 
						|
  Custimized T1Level value.
 | 
						|
**/
 | 
						|
  UINT16                      PchT1Level;
 | 
						|
 | 
						|
/** Offset 0x08CE - Thermal Throttling Custimized T2Level Value
 | 
						|
  Custimized T2Level value.
 | 
						|
**/
 | 
						|
  UINT16                      PchT2Level;
 | 
						|
 | 
						|
/** Offset 0x08D0 - Enable The Thermal Throttle
 | 
						|
  Enable the thermal throttle function.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchTTEnable;
 | 
						|
 | 
						|
/** Offset 0x08D1 - PMSync State 13
 | 
						|
  When set to 1 and the programmed GPIO pin is a 1, then PMSync state 13 will force
 | 
						|
  at least T2 state.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchTTState13Enable;
 | 
						|
 | 
						|
/** Offset 0x08D2 - Thermal Throttle Lock
 | 
						|
  Thermal Throttle Lock.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchTTLock;
 | 
						|
 | 
						|
/** Offset 0x08D3 - Thermal Throttling Suggested Setting
 | 
						|
  Thermal Throttling Suggested Setting.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TTSuggestedSetting;
 | 
						|
 | 
						|
/** Offset 0x08D4 - Enable PCH Cross Throttling
 | 
						|
  Enable/Disable PCH Cross Throttling
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TTCrossThrottling;
 | 
						|
 | 
						|
/** Offset 0x08D5 - DMI Thermal Sensor Autonomous Width Enable
 | 
						|
  DMI Thermal Sensor Autonomous Width Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchDmiTsawEn;
 | 
						|
 | 
						|
/** Offset 0x08D6 - DMI Thermal Sensor Suggested Setting
 | 
						|
  DMT thermal sensor suggested representative values.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       DmiSuggestedSetting;
 | 
						|
 | 
						|
/** Offset 0x08D7 - Thermal Sensor 0 Target Width
 | 
						|
  Thermal Sensor 0 Target Width.
 | 
						|
  0:x1, 1:x2, 2:x4, 3:x8, 4:x16
 | 
						|
**/
 | 
						|
  UINT8                       DmiTS0TW;
 | 
						|
 | 
						|
/** Offset 0x08D8 - Thermal Sensor 1 Target Width
 | 
						|
  Thermal Sensor 1 Target Width.
 | 
						|
  0:x1, 1:x2, 2:x4, 3:x8, 4:x16
 | 
						|
**/
 | 
						|
  UINT8                       DmiTS1TW;
 | 
						|
 | 
						|
/** Offset 0x08D9 - Thermal Sensor 2 Target Width
 | 
						|
  Thermal Sensor 2 Target Width.
 | 
						|
  0:x1, 1:x2, 2:x4, 3:x8, 4:x16
 | 
						|
**/
 | 
						|
  UINT8                       DmiTS2TW;
 | 
						|
 | 
						|
/** Offset 0x08DA - Thermal Sensor 3 Target Width
 | 
						|
  Thermal Sensor 3 Target Width.
 | 
						|
  0:x1, 1:x2, 2:x4, 3:x8, 4:x16
 | 
						|
**/
 | 
						|
  UINT8                       DmiTS3TW;
 | 
						|
 | 
						|
/** Offset 0x08DB - Port 0 T1 Multipler
 | 
						|
  Port 0 T1 Multipler.
 | 
						|
**/
 | 
						|
  UINT8                       SataP0T1M;
 | 
						|
 | 
						|
/** Offset 0x08DC - Port 0 T2 Multipler
 | 
						|
  Port 0 T2 Multipler.
 | 
						|
**/
 | 
						|
  UINT8                       SataP0T2M;
 | 
						|
 | 
						|
/** Offset 0x08DD - Port 0 T3 Multipler
 | 
						|
  Port 0 T3 Multipler.
 | 
						|
**/
 | 
						|
  UINT8                       SataP0T3M;
 | 
						|
 | 
						|
/** Offset 0x08DE - Port 0 Tdispatch
 | 
						|
  Port 0 Tdispatch.
 | 
						|
**/
 | 
						|
  UINT8                       SataP0TDisp;
 | 
						|
 | 
						|
/** Offset 0x08DF - Port 1 T1 Multipler
 | 
						|
  Port 1 T1 Multipler.
 | 
						|
**/
 | 
						|
  UINT8                       SataP1T1M;
 | 
						|
 | 
						|
/** Offset 0x08E0 - Port 1 T2 Multipler
 | 
						|
  Port 1 T2 Multipler.
 | 
						|
**/
 | 
						|
  UINT8                       SataP1T2M;
 | 
						|
 | 
						|
/** Offset 0x08E1 - Port 1 T3 Multipler
 | 
						|
  Port 1 T3 Multipler.
 | 
						|
**/
 | 
						|
  UINT8                       SataP1T3M;
 | 
						|
 | 
						|
/** Offset 0x08E2 - Port 1 Tdispatch
 | 
						|
  Port 1 Tdispatch.
 | 
						|
**/
 | 
						|
  UINT8                       SataP1TDisp;
 | 
						|
 | 
						|
/** Offset 0x08E3 - Port 0 Tinactive
 | 
						|
  Port 0 Tinactive.
 | 
						|
**/
 | 
						|
  UINT8                       SataP0Tinact;
 | 
						|
 | 
						|
/** Offset 0x08E4 - Port 0 Alternate Fast Init Tdispatch
 | 
						|
  Port 0 Alternate Fast Init Tdispatch.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataP0TDispFinit;
 | 
						|
 | 
						|
/** Offset 0x08E5 - Port 1 Tinactive
 | 
						|
  Port 1 Tinactive.
 | 
						|
**/
 | 
						|
  UINT8                       SataP1Tinact;
 | 
						|
 | 
						|
/** Offset 0x08E6 - Port 1 Alternate Fast Init Tdispatch
 | 
						|
  Port 1 Alternate Fast Init Tdispatch.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataP1TDispFinit;
 | 
						|
 | 
						|
/** Offset 0x08E7 - Sata Thermal Throttling Suggested Setting
 | 
						|
  Sata Thermal Throttling Suggested Setting.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataThermalSuggestedSetting;
 | 
						|
 | 
						|
/** Offset 0x08E8 - Enable Memory Thermal Throttling
 | 
						|
  Enable Memory Thermal Throttling.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchMemoryThrottlingEnable;
 | 
						|
 | 
						|
/** Offset 0x08E9 - Memory Thermal Throttling
 | 
						|
  Enable Memory Thermal Throttling.
 | 
						|
**/
 | 
						|
  UINT8                       PchMemoryPmsyncEnable[2];
 | 
						|
 | 
						|
/** Offset 0x08EB - Enable Memory Thermal Throttling
 | 
						|
  Enable Memory Thermal Throttling.
 | 
						|
**/
 | 
						|
  UINT8                       PchMemoryC0TransmitEnable[2];
 | 
						|
 | 
						|
/** Offset 0x08ED - Enable Memory Thermal Throttling
 | 
						|
  Enable Memory Thermal Throttling.
 | 
						|
**/
 | 
						|
  UINT8                       PchMemoryPinSelection[2];
 | 
						|
 | 
						|
/** Offset 0x08EF
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace22;
 | 
						|
 | 
						|
/** Offset 0x08F0 - Thermal Device Temperature
 | 
						|
  Decides the temperature.
 | 
						|
**/
 | 
						|
  UINT16                      PchTemperatureHotLevel;
 | 
						|
 | 
						|
/** Offset 0x08F2 - USB2 Port Over Current Pin
 | 
						|
  Describe the specific over current pin number of USB 2.0 Port N.
 | 
						|
**/
 | 
						|
  UINT8                       Usb2OverCurrentPin[16];
 | 
						|
 | 
						|
/** Offset 0x0902 - USB3 Port Over Current Pin
 | 
						|
  Describe the specific over current pin number of USB 3.0 Port N.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3OverCurrentPin[10];
 | 
						|
 | 
						|
/** Offset 0x090C - Enable xHCI LTR override
 | 
						|
  Enables override of recommended LTR values for xHCI
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchUsbLtrOverrideEnable;
 | 
						|
 | 
						|
/** Offset 0x090D
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace23[3];
 | 
						|
 | 
						|
/** Offset 0x0910 - xHCI High Idle Time LTR override
 | 
						|
  Value used for overriding LTR recommendation for xHCI High Idle Time LTR setting
 | 
						|
**/
 | 
						|
  UINT32                      PchUsbLtrHighIdleTimeOverride;
 | 
						|
 | 
						|
/** Offset 0x0914 - xHCI Medium Idle Time LTR override
 | 
						|
  Value used for overriding LTR recommendation for xHCI Medium Idle Time LTR setting
 | 
						|
**/
 | 
						|
  UINT32                      PchUsbLtrMediumIdleTimeOverride;
 | 
						|
 | 
						|
/** Offset 0x0918 - xHCI Low Idle Time LTR override
 | 
						|
  Value used for overriding LTR recommendation for xHCI Low Idle Time LTR setting
 | 
						|
**/
 | 
						|
  UINT32                      PchUsbLtrLowIdleTimeOverride;
 | 
						|
 | 
						|
/** Offset 0x091C - Enable 8254 Static Clock Gating
 | 
						|
  Set 8254CGE=1 is required for SLP_S0 support. However, set 8254CGE=1 in POST time
 | 
						|
  might fail to boot legacy OS using 8254 timer. Make sure it is disabled to support
 | 
						|
  legacy OS using 8254 timer. Also enable this while S0ix is enabled.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Enable8254ClockGating;
 | 
						|
 | 
						|
/** Offset 0x091D - Enable 8254 Static Clock Gating On S3
 | 
						|
  This is only applicable when Enable8254ClockGating is disabled. FSP will do the
 | 
						|
  8254 CGE programming on S3 resume when Enable8254ClockGatingOnS3 is enabled. This
 | 
						|
  avoids the SMI requirement for the programming.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Enable8254ClockGatingOnS3;
 | 
						|
 | 
						|
/** Offset 0x091E - PCH Sata Rst Optane Memory
 | 
						|
  Optane Memory
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstOptaneMemory;
 | 
						|
 | 
						|
/** Offset 0x091F - PCH Sata Rst CPU Attached Storage
 | 
						|
  CPU Attached Storage
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataRstCpuAttachedStorage;
 | 
						|
 | 
						|
/** Offset 0x0920 - Enable TCO timer.
 | 
						|
  When FALSE, it disables PCH ACPI timer, and stops TCO timer. NOTE: This will have
 | 
						|
  huge power impact when it's enabled. If TCO timer is disabled, uCode ACPI timer
 | 
						|
  emulation must be enabled, and WDAT table must not be exposed to the OS.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableTcoTimer;
 | 
						|
 | 
						|
/** Offset 0x0921 - Hybrid Storage Detection and Configuration Mode
 | 
						|
  Enables support for Hybrid storage devices. 0: Disabled; 1: Dynamic Configuration.
 | 
						|
  Default is 0: Disabled
 | 
						|
  0: Disabled, 1: Dynamic Configuration
 | 
						|
**/
 | 
						|
  UINT8                       HybridStorageMode;
 | 
						|
 | 
						|
/** Offset 0x0922
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace24[6];
 | 
						|
 | 
						|
/** Offset 0x0928 - BgpdtHash[4]
 | 
						|
  BgpdtHash values
 | 
						|
**/
 | 
						|
  UINT64                      BgpdtHash[4];
 | 
						|
 | 
						|
/** Offset 0x0948 - BiosGuardAttr
 | 
						|
  BiosGuardAttr default values
 | 
						|
**/
 | 
						|
  UINT32                      BiosGuardAttr;
 | 
						|
 | 
						|
/** Offset 0x094C
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace25[4];
 | 
						|
 | 
						|
/** Offset 0x0950 - BiosGuardModulePtr
 | 
						|
  BiosGuardModulePtr default values
 | 
						|
**/
 | 
						|
  UINT64                      BiosGuardModulePtr;
 | 
						|
 | 
						|
/** Offset 0x0958 - SendEcCmd
 | 
						|
  SendEcCmd function pointer. \n
 | 
						|
  @code typedef EFI_STATUS (EFIAPI *PLATFORM_SEND_EC_COMMAND) (IN EC_COMMAND_TYPE
 | 
						|
  EcCmdType, IN UINT8  EcCmd, IN UINT8  SendData, IN OUT UINT8  *ReceiveData); @endcode
 | 
						|
**/
 | 
						|
  UINT64                      SendEcCmd;
 | 
						|
 | 
						|
/** Offset 0x0960 - EcCmdProvisionEav
 | 
						|
  Ephemeral Authorization Value default values. Provisions an ephemeral shared secret to the EC
 | 
						|
**/
 | 
						|
  UINT8                       EcCmdProvisionEav;
 | 
						|
 | 
						|
/** Offset 0x0961 - EcCmdLock
 | 
						|
  EcCmdLock default values. Locks Ephemeral Authorization Value sent previously
 | 
						|
**/
 | 
						|
  UINT8                       EcCmdLock;
 | 
						|
 | 
						|
/** Offset 0x0962
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace26[6];
 | 
						|
 | 
						|
/** Offset 0x0968 - SgxEpoch0
 | 
						|
  SgxEpoch0 default values
 | 
						|
**/
 | 
						|
  UINT64                      SgxEpoch0;
 | 
						|
 | 
						|
/** Offset 0x0970 - SgxEpoch1
 | 
						|
  SgxEpoch1 default values
 | 
						|
**/
 | 
						|
  UINT64                      SgxEpoch1;
 | 
						|
 | 
						|
/** Offset 0x0978 - SgxSinitNvsData
 | 
						|
  SgxSinitNvsData default values
 | 
						|
**/
 | 
						|
  UINT8                       SgxSinitNvsData;
 | 
						|
 | 
						|
/** Offset 0x0979 - Si Config CSM Flag.
 | 
						|
  <b>@deprecated</b> Platform specific common policies that used by several silicon
 | 
						|
  components. CSM status flag.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SiCsmFlag;
 | 
						|
 | 
						|
/** Offset 0x097A - Skip Ssid Programming.
 | 
						|
  When set to TRUE, silicon code will not do any SSID programming and platform code
 | 
						|
  needs to handle that by itself properly.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SiSkipSsidProgramming;
 | 
						|
 | 
						|
/** Offset 0x097B
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace27;
 | 
						|
 | 
						|
/** Offset 0x097C - Change Default SVID
 | 
						|
  Change the default SVID used in FSP to programming internal devices. This is only
 | 
						|
  valid when SkipSsidProgramming is FALSE.
 | 
						|
**/
 | 
						|
  UINT16                      SiCustomizedSvid;
 | 
						|
 | 
						|
/** Offset 0x097E - Change Default SSID
 | 
						|
  Change the default SSID used in FSP to programming internal devices. This is only
 | 
						|
  valid when SkipSsidProgramming is FALSE.
 | 
						|
**/
 | 
						|
  UINT16                      SiCustomizedSsid;
 | 
						|
 | 
						|
/** Offset 0x0980 - SVID SDID table Poniter.
 | 
						|
  The address of the table of SVID SDID to customize each SVID SDID entry. This is
 | 
						|
  only valid when SkipSsidProgramming is FALSE.
 | 
						|
**/
 | 
						|
  UINT32                      SiSsidTablePtr;
 | 
						|
 | 
						|
/** Offset 0x0984 - Number of ssid table.
 | 
						|
  SiNumberOfSsidTableEntry should match the table entries created in SiSsidTablePtr.
 | 
						|
  This is only valid when SkipSsidProgramming is FALSE.
 | 
						|
**/
 | 
						|
  UINT16                      SiNumberOfSsidTableEntry;
 | 
						|
 | 
						|
/** Offset 0x0986 - USB2 Port Reset Message Enable
 | 
						|
  0: Disable USB2 Port Reset Message; 1: Enable USB2 Port Reset Message
 | 
						|
**/
 | 
						|
  UINT8                       PortResetMessageEnable[16];
 | 
						|
 | 
						|
/** Offset 0x0996 - SATA RST Interrupt Mode
 | 
						|
  Allowes to choose which interrupts will be implemented by SATA controller in RAID mode.
 | 
						|
  0:Msix, 1:Msi, 2:Legacy
 | 
						|
**/
 | 
						|
  UINT8                       SataRstInterrupt;
 | 
						|
 | 
						|
/** Offset 0x0997 - ME Unconfig on RTC clear
 | 
						|
  0: Disable ME Unconfig On Rtc Clear. <b>1: Enable ME Unconfig On Rtc Clear</b>.
 | 
						|
  2: Cmos is clear, status unkonwn. 3: Reserved
 | 
						|
  0: Disable ME Unconfig On Rtc Clear, 1: Enable ME Unconfig On Rtc Clear, 2: Cmos
 | 
						|
  is clear, 3: Reserved
 | 
						|
**/
 | 
						|
  UINT8                       MeUnconfigOnRtcClear;
 | 
						|
 | 
						|
/** Offset 0x0998 - Enable PS_ON.
 | 
						|
  PS_ON is a new C10 state from the CPU on desktop SKUs that enables a lower power
 | 
						|
  target that will be required by the California Energy Commission (CEC). When FALSE,
 | 
						|
  PS_ON is to be disabled.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PsOnEnable;
 | 
						|
 | 
						|
/** Offset 0x0999 - Pmc Cpu C10 Gate Pin Enable
 | 
						|
  Enable/Disable platform support for CPU_C10_GATE# pin to control gating of CPU VccIO
 | 
						|
  and VccSTG rails instead of SLP_S0# pin.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcCpuC10GatePinEnable;
 | 
						|
 | 
						|
/** Offset 0x099A - Pch Dmi Aspm Ctrl
 | 
						|
  ASPM configuration on the PCH side of the DMI/OPI Link. Default is <b>PchPcieAspmAutoConfig</b>
 | 
						|
  0:Disabled, 1:L0s, 2:L1, 3:L0sL1, 4:Auto
 | 
						|
**/
 | 
						|
  UINT8                       PchDmiAspmCtrl;
 | 
						|
 | 
						|
/** Offset 0x099B - PchDmiCwbEnable
 | 
						|
  Central Write Buffer feature configurable and enabled by default
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchDmiCwbEnable;
 | 
						|
 | 
						|
/** Offset 0x099C - OS IDLE Mode Enable
 | 
						|
  Enable/Disable OS Idle Mode
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcOsIdleEnable;
 | 
						|
 | 
						|
/** Offset 0x099D - S0ix Auto-Demotion
 | 
						|
  Enable/Disable the Low Power Mode Auto-Demotion Host Control feature.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchS0ixAutoDemotion;
 | 
						|
 | 
						|
/** Offset 0x099E - Latch Events C10 Exit
 | 
						|
  When this bit is set to 1, SLP_S0# entry events in SLP_S0_DEBUG_REGx registers are
 | 
						|
  captured on C10 exit (instead of C10 entry which is default)
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmLatchEventsC10Exit;
 | 
						|
 | 
						|
/** Offset 0x099F - PCIE Eq Ph3 Lane Param Cm
 | 
						|
  CPU_PCIE_EQ_LANE_PARAM. Coefficient C-1.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieEqPh3LaneParamCm[32];
 | 
						|
 | 
						|
/** Offset 0x09BF - PCIE Eq Ph3 Lane Param Cp
 | 
						|
  CPU_PCIE_EQ_LANE_PARAM. Coefficient C+1.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieEqPh3LaneParamCp[32];
 | 
						|
 | 
						|
/** Offset 0x09DF - PCIE Hw Eq Gen3 CoeffList Cm
 | 
						|
  CPU_PCIE_EQ_PARAM. Coefficient C-1.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieHwEqGen3CoeffListCm[5];
 | 
						|
 | 
						|
/** Offset 0x09E4 - PCIE Hw Eq Gen3 CoeffList Cp
 | 
						|
  CPU_PCIE_EQ_PARAM. Coefficient C+1.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieHwEqGen3CoeffListCp[5];
 | 
						|
 | 
						|
/** Offset 0x09E9 - PCIE Hw Eq Gen4 CoeffList Cm
 | 
						|
  CPU_PCIE_EQ_PARAM. Coefficient C-1.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieHwEqGen4CoeffListCm[5];
 | 
						|
 | 
						|
/** Offset 0x09EE - PCIE Hw Eq Gen4 CoeffList Cp
 | 
						|
  CPU_PCIE_EQ_PARAM. Coefficient C+1.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieHwEqGen4CoeffListCp[5];
 | 
						|
 | 
						|
/** Offset 0x09F3 - Gen3 Root port preset values per lane
 | 
						|
  Used for programming Pcie Gen3 preset values per lane. Range: 0-9, 8 is default
 | 
						|
  for each lane
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen3RootPortPreset[20];
 | 
						|
 | 
						|
/** Offset 0x0A07 - Pcie Gen4 Root port preset values per lane
 | 
						|
  Used for programming Pcie Gen4 preset values per lane. Range: 0-9, 8 is default
 | 
						|
  for each lane
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen4RootPortPreset[20];
 | 
						|
 | 
						|
/** Offset 0x0A1B - Pcie Gen3 End port preset values per lane
 | 
						|
  Used for programming Pcie Gen3 preset values per lane. Range: 0-9, 7 is default
 | 
						|
  for each lane
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen3EndPointPreset[20];
 | 
						|
 | 
						|
/** Offset 0x0A2F - Pcie Gen4 End port preset values per lane
 | 
						|
  Used for programming Pcie Gen4 preset values per lane. Range: 0-9, 7 is default
 | 
						|
  for each lane
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen4EndPointPreset[20];
 | 
						|
 | 
						|
/** Offset 0x0A43 - Pcie Gen3 End port Hint values per lane
 | 
						|
  Used for programming Pcie Gen3 Hint values per lane. Range: 0-6, 2 is default for each lane
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen3EndPointHint[20];
 | 
						|
 | 
						|
/** Offset 0x0A57 - Pcie Gen4 End port Hint values per lane
 | 
						|
  Used for programming Pcie Gen4 Hint values per lane. Range: 0-6, 2 is default for each lane
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieGen4EndPointHint[20];
 | 
						|
 | 
						|
/** Offset 0x0A6B - CPU PCIe Fia Programming
 | 
						|
  Load Fia configuration if enable. 0: Disable; 1: Enable(Default).
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieFiaProgramming;
 | 
						|
 | 
						|
/** Offset 0x0A6C - CPU PCIe RootPort Clock Gating
 | 
						|
  Describes whether the PCI Express Clock Gating for each root port is enabled by
 | 
						|
  platform modules. 0: Disable; 1: Enable(Default).
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieClockGating;
 | 
						|
 | 
						|
/** Offset 0x0A6D - CPU PCIe RootPort Power Gating
 | 
						|
  Describes whether the PCI Express Power Gating for each root port is enabled by
 | 
						|
  platform modules. 0: Disable; 1: Enable(Default).
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPciePowerGating;
 | 
						|
 | 
						|
/** Offset 0x0A6E - PCIE Compliance Test Mode
 | 
						|
  Compliance Test Mode shall be enabled when using Compliance Load Board.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieComplianceTestMode;
 | 
						|
 | 
						|
/** Offset 0x0A6F - PCIE Secure Register Lock
 | 
						|
  Describes whether Secure Register Lock is enaled or disabled. When it will be enbaled,
 | 
						|
  load CpuPcieRpSetSecuredRegisterLock recipe. DEPRECATED 0: Disable(Default); 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieSetSecuredRegisterLock;
 | 
						|
 | 
						|
/** Offset 0x0A70 - PCIE Enable Peer Memory Write
 | 
						|
  This member describes whether Peer Memory Writes are enabled on the platform.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieEnablePeerMemoryWrite;
 | 
						|
 | 
						|
/** Offset 0x0A71 - PCIE Rp Function Swap
 | 
						|
  Allows BIOS to use root port function number swapping when root port of function
 | 
						|
  0 is disabled.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpFunctionSwap;
 | 
						|
 | 
						|
/** Offset 0x0A72 - PCI Express Slot Selection
 | 
						|
  Select the PCIe M2 or CEMx4 slot.0: CEMx4 slot; 1: M2 slot(Default).
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieSlotSelection;
 | 
						|
 | 
						|
/** Offset 0x0A73
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace28;
 | 
						|
 | 
						|
/** Offset 0x0A74 - CPU PCIE device override table pointer
 | 
						|
  The PCIe device table is being used to override PCIe device ASPM settings. This
 | 
						|
  is a pointer points to a 32bit address. And it's only used in PostMem phase. Please
 | 
						|
  refer to CPU_PCIE_DEVICE_OVERRIDE structure for the table. Last entry VendorId
 | 
						|
  must be 0.
 | 
						|
**/
 | 
						|
  UINT32                      CpuPcieDeviceOverrideTablePtr;
 | 
						|
 | 
						|
/** Offset 0x0A78 - Enable PCIE RP HotPlug
 | 
						|
  Indicate whether the root port is hot plug available.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpHotPlug[4];
 | 
						|
 | 
						|
/** Offset 0x0A7C - Enable PCIE RP Pm Sci
 | 
						|
  Indicate whether the root port power manager SCI is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpPmSci[4];
 | 
						|
 | 
						|
/** Offset 0x0A80 - Enable PCIE RP Transmitter Half Swing
 | 
						|
  Indicate whether the Transmitter Half Swing is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpTransmitterHalfSwing[4];
 | 
						|
 | 
						|
/** Offset 0x0A84 - PCIE RP Access Control Services Extended Capability
 | 
						|
  Enable/Disable PCIE RP Access Control Services Extended Capability
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpAcsEnabled[4];
 | 
						|
 | 
						|
/** Offset 0x0A88 - PCIE RP Clock Power Management
 | 
						|
  Enable/Disable PCIE RP Clock Power Management, even if disabled, CLKREQ# signal
 | 
						|
  can still be controlled by L1 PM substates mechanism
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpEnableCpm[4];
 | 
						|
 | 
						|
/** Offset 0x0A8C - PCIE RP Advanced Error Report
 | 
						|
  Indicate whether the Advanced Error Reporting is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpAdvancedErrorReporting[4];
 | 
						|
 | 
						|
/** Offset 0x0A90 - PCIE RP Unsupported Request Report
 | 
						|
  Indicate whether the Unsupported Request Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpUnsupportedRequestReport[4];
 | 
						|
 | 
						|
/** Offset 0x0A94 - PCIE RP Fatal Error Report
 | 
						|
  Indicate whether the Fatal Error Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpFatalErrorReport[4];
 | 
						|
 | 
						|
/** Offset 0x0A98 - PCIE RP No Fatal Error Report
 | 
						|
  Indicate whether the No Fatal Error Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpNoFatalErrorReport[4];
 | 
						|
 | 
						|
/** Offset 0x0A9C - PCIE RP Correctable Error Report
 | 
						|
  Indicate whether the Correctable Error Report is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpCorrectableErrorReport[4];
 | 
						|
 | 
						|
/** Offset 0x0AA0 - PCIE RP System Error On Fatal Error
 | 
						|
  Indicate whether the System Error on Fatal Error is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpSystemErrorOnFatalError[4];
 | 
						|
 | 
						|
/** Offset 0x0AA4 - PCIE RP System Error On Non Fatal Error
 | 
						|
  Indicate whether the System Error on Non Fatal Error is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpSystemErrorOnNonFatalError[4];
 | 
						|
 | 
						|
/** Offset 0x0AA8 - PCIE RP System Error On Correctable Error
 | 
						|
  Indicate whether the System Error on Correctable Error is enabled.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpSystemErrorOnCorrectableError[4];
 | 
						|
 | 
						|
/** Offset 0x0AAC - PCIE RP Max Payload
 | 
						|
  Max Payload Size supported, Default 128B, see enum CPU_PCIE_MAX_PAYLOAD.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpMaxPayload[4];
 | 
						|
 | 
						|
/** Offset 0x0AB0 - DPC for PCIE RP Mask
 | 
						|
  Enable/disable Downstream Port Containment for PCIE Root Ports. 0: disable, 1: enable.
 | 
						|
  One bit for each port, bit0 for port1, bit1 for port2, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpDpcEnabled[4];
 | 
						|
 | 
						|
/** Offset 0x0AB4 - DPC Extensions PCIE RP Mask
 | 
						|
  Enable/disable DPC Extensions for PCIE Root Ports. 0: disable, 1: enable. One bit
 | 
						|
  for each port, bit0 for port1, bit1 for port2, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpDpcExtensionsEnabled[4];
 | 
						|
 | 
						|
/** Offset 0x0AB8 - CPU PCIe root port connection type
 | 
						|
  0: built-in device, 1:slot
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpSlotImplemented[4];
 | 
						|
 | 
						|
/** Offset 0x0ABC - PCIE RP Gen3 Equalization Phase Method
 | 
						|
  PCIe Gen3 Eq Ph3 Method (see CPU_PCIE_EQ_METHOD). 0: DEPRECATED, hardware equalization;
 | 
						|
  1: hardware equalization; 4: Fixed Coeficients.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpGen3EqPh3Method[4];
 | 
						|
 | 
						|
/** Offset 0x0AC0 - PCIE RP Gen4 Equalization Phase Method
 | 
						|
  PCIe Gen4 Eq Ph3 Method (see CPU_PCIE_EQ_METHOD). 0: DEPRECATED, hardware equalization;
 | 
						|
  1: hardware equalization; 4: Fixed Coeficients.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpGen4EqPh3Method[4];
 | 
						|
 | 
						|
/** Offset 0x0AC4 - PCIE RP Physical Slot Number
 | 
						|
  Indicates the slot number for the root port. Default is the value as root port index.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpPhysicalSlotNumber[4];
 | 
						|
 | 
						|
/** Offset 0x0AC8 - PCIE RP Aspm
 | 
						|
  The ASPM configuration of the root port (see: CPU_PCIE_ASPM_CONTROL).0: Disable;
 | 
						|
  2: CpuPcieAspmL1(Default)
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpAspm[4];
 | 
						|
 | 
						|
/** Offset 0x0ACC - PCIE RP L1 Substates
 | 
						|
  The L1 Substates configuration of the root port (see: CPU_PCIE_L1SUBSTATES_CONTROL).
 | 
						|
  Default is CpuPcieL1SubstatesL1_1_2.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpL1Substates[4];
 | 
						|
 | 
						|
/** Offset 0x0AD0 - PCIE RP Ltr Enable
 | 
						|
  Latency Tolerance Reporting Mechanism.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpLtrEnable[4];
 | 
						|
 | 
						|
/** Offset 0x0AD4 - PCIE RP Ltr Config Lock
 | 
						|
  0: Disable; 1: Enable.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpLtrConfigLock[4];
 | 
						|
 | 
						|
/** Offset 0x0AD8 - PTM for PCIE RP Mask
 | 
						|
  Enable/disable Precision Time Measurement for PCIE Root Ports. 0: disable, 1: enable.
 | 
						|
  One bit for each port, bit0 for port1, bit1 for port2, and so on. [ALIAS_NAME RpPtmBytes]
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpPtmEnabled[4];
 | 
						|
 | 
						|
/** Offset 0x0ADC - PCIE RP Detect Timeout Ms
 | 
						|
  The number of milliseconds within 0~65535 in reference code will wait for link to
 | 
						|
  exit Detect state for enabled ports before assuming there is no device and potentially
 | 
						|
  disabling the port.
 | 
						|
**/
 | 
						|
  UINT16                      CpuPcieRpDetectTimeoutMs[4];
 | 
						|
 | 
						|
/** Offset 0x0AE4 - VC for PCIE RP Mask
 | 
						|
  Enable/disable Virtual Channel for PCIE Root Ports. 0: disable, 1: enable. One bit
 | 
						|
  for each port, bit0 for port1, bit1 for port2, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpVcEnabled[4];
 | 
						|
 | 
						|
/** Offset 0x0AE8 - Multi-VC for PCIE RP Mask
 | 
						|
  Enable/disable Multiple Virtual Channel for PCIE Root Ports. 0: disable, 1: enable.
 | 
						|
  One bit for each port, bit0 for port1, bit1 for port2, and so on.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpMultiVcEnabled[4];
 | 
						|
 | 
						|
/** Offset 0x0AEC - Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 3
 | 
						|
  Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 3, Each
 | 
						|
  value in array can be between 0-1. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate3UniqTranEnable[10];
 | 
						|
 | 
						|
/** Offset 0x0AF6 - USB 3.0 TX Output Unique Transition Bit Scale for rate 3
 | 
						|
  USB 3.0 TX Output Unique Transition Bit Scale for rate 3, HSIO_TX_DWORD9[6:0], <b>Default
 | 
						|
  = 4Ch</b>. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate3UniqTran[10];
 | 
						|
 | 
						|
/** Offset 0x0B00 - Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 2
 | 
						|
  Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 2, Each
 | 
						|
  value in array can be between 0-1. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate2UniqTranEnable[10];
 | 
						|
 | 
						|
/** Offset 0x0B0A - USB 3.0 TX Output Unique Transition Bit Scale for rate 2
 | 
						|
  USB 3.0 TX Output Unique Transition Bit Scale for rate 2, HSIO_TX_DWORD9[14:8],
 | 
						|
  <b>Default = 4Ch</b>. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate2UniqTran[10];
 | 
						|
 | 
						|
/** Offset 0x0B14 - Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 1
 | 
						|
  Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 1, Each
 | 
						|
  value in array can be between 0-1. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate1UniqTranEnable[10];
 | 
						|
 | 
						|
/** Offset 0x0B1E - USB 3.0 TX Output Unique Transition Bit Scale for rate 1
 | 
						|
  USB 3.0 TX Output Unique Transition Bit Scale for rate 1, HSIO_TX_DWORD9[22:16],
 | 
						|
  <b>Default = 4Ch</b>. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate1UniqTran[10];
 | 
						|
 | 
						|
/** Offset 0x0B28 - Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 0
 | 
						|
  Enable the write to USB 3.0 TX Output Unique Transition Bit Mode for rate 0, Each
 | 
						|
  value in array can be between 0-1. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate0UniqTranEnable[10];
 | 
						|
 | 
						|
/** Offset 0x0B32 - USB 3.0 TX Output Unique Transition Bit Scale for rate 0
 | 
						|
  USB 3.0 TX Output Unique Transition Bit Scale for rate 0, HSIO_TX_DWORD9[30:24],
 | 
						|
  <b>Default = 4Ch</b>. One byte for each port.
 | 
						|
**/
 | 
						|
  UINT8                       Usb3HsioTxRate0UniqTran[10];
 | 
						|
 | 
						|
/** Offset 0x0B3C - Skip PAM regsiter lock
 | 
						|
  Enable: PAM register will not be locked by RC, platform code should lock it, Disable(Default):
 | 
						|
  PAM registers will be locked by RC
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SkipPamLock;
 | 
						|
 | 
						|
/** Offset 0x0B3D - EDRAM Test Mode
 | 
						|
  Enable: PAM register will not be locked by RC, platform code should lock it, Disable(Default):
 | 
						|
  PAM registers will be locked by RC
 | 
						|
  0: EDRAM SW disable, 1: EDRAM SW Enable, 2: EDRAM HW mode
 | 
						|
**/
 | 
						|
  UINT8                       EdramTestMode;
 | 
						|
 | 
						|
/** Offset 0x0B3E - Enable/Disable IGFX RenderStandby
 | 
						|
  Enable(Default): Enable IGFX RenderStandby, Disable: Disable IGFX RenderStandby
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       RenderStandby;
 | 
						|
 | 
						|
/** Offset 0x0B3F - Enable/Disable IGFX PmSupport
 | 
						|
  Enable(Default): Enable IGFX PmSupport, Disable: Disable IGFX PmSupport
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmSupport;
 | 
						|
 | 
						|
/** Offset 0x0B40 - Enable/Disable CdynmaxClamp
 | 
						|
  Enable: Enable CdynmaxClamp, Disable(Default): Disable CdynmaxClamp
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CdynmaxClampEnable;
 | 
						|
 | 
						|
/** Offset 0x0B41 - GT Frequency Limit
 | 
						|
  0xFF: Auto(Default), 2: 100 Mhz, 3: 150 Mhz, 4: 200 Mhz, 5: 250 Mhz, 6: 300 Mhz,
 | 
						|
  7: 350 Mhz, 8: 400 Mhz, 9: 450 Mhz, 0xA: 500 Mhz, 0xB: 550 Mhz, 0xC: 600 Mhz, 0xD:
 | 
						|
  650 Mhz, 0xE: 700 Mhz, 0xF: 750 Mhz, 0x10: 800 Mhz, 0x11: 850 Mhz, 0x12:900 Mhz,
 | 
						|
  0x13: 950 Mhz, 0x14: 1000 Mhz, 0x15: 1050 Mhz, 0x16: 1100 Mhz, 0x17: 1150 Mhz,
 | 
						|
  0x18: 1200 Mhz
 | 
						|
  0xFF: Auto(Default), 2: 100 Mhz, 3: 150 Mhz, 4: 200 Mhz, 5: 250 Mhz, 6: 300 Mhz,
 | 
						|
  7: 350 Mhz, 8: 400 Mhz, 9: 450 Mhz, 0xA: 500 Mhz, 0xB: 550 Mhz, 0xC: 600 Mhz, 0xD:
 | 
						|
  650 Mhz, 0xE: 700 Mhz, 0xF: 750 Mhz, 0x10: 800 Mhz, 0x11: 850 Mhz, 0x12:900 Mhz,
 | 
						|
  0x13: 950 Mhz, 0x14: 1000 Mhz, 0x15: 1050 Mhz, 0x16: 1100 Mhz, 0x17: 1150 Mhz,
 | 
						|
  0x18: 1200 Mhz
 | 
						|
**/
 | 
						|
  UINT8                       GtFreqMax;
 | 
						|
 | 
						|
/** Offset 0x0B42 - Disable Turbo GT
 | 
						|
   0=Disable: GT frequency is not limited, 1=Enable: Disables Turbo GT frequency
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       DisableTurboGt;
 | 
						|
 | 
						|
/** Offset 0x0B43 - Enable/Disable CdClock Init
 | 
						|
  Enable: Skip Full CD clock initializaton, Disable(Default): Initialize the full
 | 
						|
  CD clock if not initialized by Gfx PEIM
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SkipCdClockInit;
 | 
						|
 | 
						|
/** Offset 0x0B44 - Enable RC1p frequency request to PMA (provided all other conditions are met)
 | 
						|
  0(Default)=Disable, 1=Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       RC1pFreqEnable;
 | 
						|
 | 
						|
/** Offset 0x0B45 - Enable TSN Multi-VC
 | 
						|
  Enable/disable Multi Virtual Channels(VC) in TSN.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchTsnMultiVcEnable;
 | 
						|
 | 
						|
/** Offset 0x0B46 - SaPostMemTestRsvd
 | 
						|
  Reserved for SA Post-Mem Test
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SaPostMemTestRsvd[13];
 | 
						|
 | 
						|
/** Offset 0x0B53 - RSR feature
 | 
						|
  Enable or Disable RSR feature; 0: Disable; <b>1: Enable </b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableRsr;
 | 
						|
 | 
						|
/** Offset 0x0B54 - 1-Core Ratio Limit
 | 
						|
  1-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  1-Core Ratio Limit + OC Bins.This 1-Core Ratio Limit Must be greater than or equal
 | 
						|
  to 2-Core Ratio Limit, 3-Core Ratio Limit, 4-Core Ratio Limit. Range is 0 to 83
 | 
						|
**/
 | 
						|
  UINT8                       OneCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0B55 - 2-Core Ratio Limit
 | 
						|
  2-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  2-Core Ratio Limit + OC Bins.This 2-Core Ratio Limit Must be Less than or equal
 | 
						|
  to 1-Core Ratio Limit.Range is 0 to 83
 | 
						|
**/
 | 
						|
  UINT8                       TwoCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0B56 - 3-Core Ratio Limit
 | 
						|
  3-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  3-Core Ratio Limit + OC Bins.This 3-Core Ratio Limit Must be Less than or equal
 | 
						|
  to 1-Core Ratio Limit.Range is 0 to 83
 | 
						|
**/
 | 
						|
  UINT8                       ThreeCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0B57 - 4-Core Ratio Limit
 | 
						|
  4-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  4-Core Ratio Limit + OC Bins.This 4-Core Ratio Limit Must be Less than or equal
 | 
						|
  to 1-Core Ratio Limit.Range is 0 to 83
 | 
						|
**/
 | 
						|
  UINT8                       FourCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0B58 - Enable or Disable HWP
 | 
						|
  Enable or Disable HWP(Hardware P states) Support. 0: Disable; <b>1: Enable;</b>
 | 
						|
  2-3:Reserved
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Hwp;
 | 
						|
 | 
						|
/** Offset 0x0B59 - Hardware Duty Cycle Control
 | 
						|
  Hardware Duty Cycle Control configuration. 0: Disabled; <b>1: Enabled</b> 2-3:Reserved
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       HdcControl;
 | 
						|
 | 
						|
/** Offset 0x0B5A - Package Long duration turbo mode time
 | 
						|
  Package Long duration turbo mode time window in seconds. Valid values(Unit in seconds)
 | 
						|
  0 to 8 , 10 , 12 ,14 , 16 , 20 , 24 , 28 , 32 , 40 , 48 , 56 , 64 , 80 , 96 , 112 , 128
 | 
						|
**/
 | 
						|
  UINT8                       PowerLimit1Time;
 | 
						|
 | 
						|
/** Offset 0x0B5B - Short Duration Turbo Mode
 | 
						|
  Enable or Disable short duration Turbo Mode. </b>0 : Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PowerLimit2;
 | 
						|
 | 
						|
/** Offset 0x0B5C - Turbo settings Lock
 | 
						|
  Lock all Turbo settings Enable/Disable; <b>0: Disable , </b> 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TurboPowerLimitLock;
 | 
						|
 | 
						|
/** Offset 0x0B5D - Package PL3 time window
 | 
						|
  Package PL3 time window range for this policy from 0 to 64ms
 | 
						|
**/
 | 
						|
  UINT8                       PowerLimit3Time;
 | 
						|
 | 
						|
/** Offset 0x0B5E - Package PL3 Duty Cycle
 | 
						|
  Package PL3 Duty Cycle; Valid Range is 0 to 100
 | 
						|
**/
 | 
						|
  UINT8                       PowerLimit3DutyCycle;
 | 
						|
 | 
						|
/** Offset 0x0B5F - Package PL3 Lock
 | 
						|
  Package PL3 Lock Enable/Disable; <b>0: Disable</b> ; 1:Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PowerLimit3Lock;
 | 
						|
 | 
						|
/** Offset 0x0B60 - Package PL4 Lock
 | 
						|
  Package PL4 Lock Enable/Disable; <b>0: Disable</b> ; 1:Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PowerLimit4Lock;
 | 
						|
 | 
						|
/** Offset 0x0B61 - TCC Activation Offset
 | 
						|
  TCC Activation Offset. Offset from factory set TCC activation temperature at which
 | 
						|
  the Thermal Control Circuit must be activated. TCC will be activated at TCC Activation
 | 
						|
  Temperature, in volts.For SKL Y SKU, the recommended default for this policy is
 | 
						|
  <b>10</b>, For all other SKUs the recommended default are <b>0</b>
 | 
						|
**/
 | 
						|
  UINT8                       TccActivationOffset;
 | 
						|
 | 
						|
/** Offset 0x0B62 - Tcc Offset Clamp Enable/Disable
 | 
						|
  Tcc Offset Clamp for Runtime Average Temperature Limit (RATL) allows CPU to throttle
 | 
						|
  below P1.For SKL Y SKU, the recommended default for this policy is <b>1: Enabled</b>,
 | 
						|
  For all other SKUs the recommended default are  <b>0: Disabled</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TccOffsetClamp;
 | 
						|
 | 
						|
/** Offset 0x0B63 - Tcc Offset Lock
 | 
						|
  Tcc Offset Lock for Runtime Average Temperature Limit (RATL) to lock temperature
 | 
						|
  target; <b>0: Disabled</b>; 1: Enabled.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TccOffsetLock;
 | 
						|
 | 
						|
/** Offset 0x0B64 - Custom Ratio State Entries
 | 
						|
  The number of custom ratio state entries, ranges from 0 to 40 for a valid custom
 | 
						|
  ratio table.Sets the number of custom P-states. At least 2 states must be present
 | 
						|
**/
 | 
						|
  UINT8                       NumberOfEntries;
 | 
						|
 | 
						|
/** Offset 0x0B65 - Custom Short term Power Limit time window
 | 
						|
  Short term Power Limit time window value for custom CTDP level 1. Valid Range 0 to 128
 | 
						|
**/
 | 
						|
  UINT8                       Custom1PowerLimit1Time;
 | 
						|
 | 
						|
/** Offset 0x0B66 - Custom Turbo Activation Ratio
 | 
						|
  Turbo Activation Ratio for custom cTDP level 1. Valid Range 0 to 255
 | 
						|
**/
 | 
						|
  UINT8                       Custom1TurboActivationRatio;
 | 
						|
 | 
						|
/** Offset 0x0B67 - Custom Config Tdp Control
 | 
						|
  Config Tdp Control (0/1/2) value for custom cTDP level 1. Valid Range is 0 to 2
 | 
						|
**/
 | 
						|
  UINT8                       Custom1ConfigTdpControl;
 | 
						|
 | 
						|
/** Offset 0x0B68 - Custom Short term Power Limit time window
 | 
						|
  Short term Power Limit time window value for custom CTDP level 2. Valid Range 0 to 128
 | 
						|
**/
 | 
						|
  UINT8                       Custom2PowerLimit1Time;
 | 
						|
 | 
						|
/** Offset 0x0B69 - Custom Turbo Activation Ratio
 | 
						|
  Turbo Activation Ratio for custom cTDP level 2. Valid Range 0 to 255
 | 
						|
**/
 | 
						|
  UINT8                       Custom2TurboActivationRatio;
 | 
						|
 | 
						|
/** Offset 0x0B6A - Custom Config Tdp Control
 | 
						|
  Config Tdp Control (0/1/2) value for custom cTDP level 1. Valid Range is 0 to 2
 | 
						|
**/
 | 
						|
  UINT8                       Custom2ConfigTdpControl;
 | 
						|
 | 
						|
/** Offset 0x0B6B - Custom Short term Power Limit time window
 | 
						|
  Short term Power Limit time window value for custom CTDP level 3. Valid Range 0 to 128
 | 
						|
**/
 | 
						|
  UINT8                       Custom3PowerLimit1Time;
 | 
						|
 | 
						|
/** Offset 0x0B6C - Custom Turbo Activation Ratio
 | 
						|
  Turbo Activation Ratio for custom cTDP level 3. Valid Range 0 to 255
 | 
						|
**/
 | 
						|
  UINT8                       Custom3TurboActivationRatio;
 | 
						|
 | 
						|
/** Offset 0x0B6D - Custom Config Tdp Control
 | 
						|
  Config Tdp Control (0/1/2) value for custom cTDP level 1. Valid Range is 0 to 2
 | 
						|
**/
 | 
						|
  UINT8                       Custom3ConfigTdpControl;
 | 
						|
 | 
						|
/** Offset 0x0B6E - ConfigTdp mode settings Lock
 | 
						|
  Lock the ConfigTdp mode settings from runtime changes; <b>0: Disable</b>; 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ConfigTdpLock;
 | 
						|
 | 
						|
/** Offset 0x0B6F - Load Configurable TDP SSDT
 | 
						|
  Configure whether to load Configurable TDP SSDT; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ConfigTdpBios;
 | 
						|
 | 
						|
/** Offset 0x0B70 - PL1 Enable value
 | 
						|
  PL1 Enable value to limit average platform power. <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PsysPowerLimit1;
 | 
						|
 | 
						|
/** Offset 0x0B71 - PL1 timewindow
 | 
						|
  PL1 timewindow in seconds.Valid values(Unit in seconds) 0 to 8 , 10 , 12 ,14 , 16
 | 
						|
  , 20 , 24 , 28 , 32 , 40 , 48 , 56 , 64 , 80 , 96 , 112 , 128
 | 
						|
**/
 | 
						|
  UINT8                       PsysPowerLimit1Time;
 | 
						|
 | 
						|
/** Offset 0x0B72 - PL2 Enable Value
 | 
						|
  PL2 Enable activates the PL2 value to limit average platform power.<b>0: Disable</b>;
 | 
						|
  1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PsysPowerLimit2;
 | 
						|
 | 
						|
/** Offset 0x0B73 - Enable or Disable MLC Streamer Prefetcher
 | 
						|
  Enable or Disable MLC Streamer Prefetcher; 0: Disable; <b>1: Enable</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       MlcStreamerPrefetcher;
 | 
						|
 | 
						|
/** Offset 0x0B74 - Enable or Disable MLC Spatial Prefetcher
 | 
						|
  Enable or Disable MLC Spatial Prefetcher; 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       MlcSpatialPrefetcher;
 | 
						|
 | 
						|
/** Offset 0x0B75 - Enable or Disable Monitor /MWAIT instructions
 | 
						|
  Enable or Disable Monitor /MWAIT instructions; 0: Disable; <b>1: Enable</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       MonitorMwaitEnable;
 | 
						|
 | 
						|
/** Offset 0x0B76 - Enable or Disable initialization of machine check registers
 | 
						|
  Enable or Disable initialization of machine check registers; 0: Disable; <b>1: Enable</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       MachineCheckEnable;
 | 
						|
 | 
						|
/** Offset 0x0B77 - AP Idle Manner of waiting for SIPI
 | 
						|
  AP Idle Manner of waiting for SIPI; 1: HALT loop; <b>2: MWAIT loop</b>; 3: RUN loop.
 | 
						|
  1: HALT loop, 2: MWAIT loop, 3: RUN loop
 | 
						|
**/
 | 
						|
  UINT8                       ApIdleManner;
 | 
						|
 | 
						|
/** Offset 0x0B78 - Control on Processor Trace output scheme
 | 
						|
  Control on Processor Trace output scheme; <b>0: Single Range Output</b>; 1: ToPA Output.
 | 
						|
  0: Single Range Output, 1: ToPA Output
 | 
						|
**/
 | 
						|
  UINT8                       ProcessorTraceOutputScheme;
 | 
						|
 | 
						|
/** Offset 0x0B79 - Enable or Disable Processor Trace feature
 | 
						|
  Enable or Disable Processor Trace feature; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ProcessorTraceEnable;
 | 
						|
 | 
						|
/** Offset 0x0B7A - Enable or Disable Intel SpeedStep Technology
 | 
						|
  Enable or Disable Intel SpeedStep Technology. 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Eist;
 | 
						|
 | 
						|
/** Offset 0x0B7B - Enable or Disable Energy Efficient P-state
 | 
						|
  Enable or Disable Energy Efficient P-state will be applied in Turbo mode. Disable;
 | 
						|
  <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnergyEfficientPState;
 | 
						|
 | 
						|
/** Offset 0x0B7C - Enable or Disable Energy Efficient Turbo
 | 
						|
  Enable or Disable Energy Efficient Turbo, will be applied in Turbo mode. Disable;
 | 
						|
  <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnergyEfficientTurbo;
 | 
						|
 | 
						|
/** Offset 0x0B7D - Enable or Disable T states
 | 
						|
  Enable or Disable T states; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TStates;
 | 
						|
 | 
						|
/** Offset 0x0B7E - Enable or Disable Bi-Directional PROCHOT#
 | 
						|
  Enable or Disable Bi-Directional PROCHOT#; 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       BiProcHot;
 | 
						|
 | 
						|
/** Offset 0x0B7F - Enable or Disable PROCHOT# signal being driven externally
 | 
						|
  Enable or Disable PROCHOT# signal being driven externally; 0: Disable; <b>1: Enable</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       DisableProcHotOut;
 | 
						|
 | 
						|
/** Offset 0x0B80 - Enable or Disable PROCHOT# Response
 | 
						|
  Enable or Disable PROCHOT# Response; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ProcHotResponse;
 | 
						|
 | 
						|
/** Offset 0x0B81 - Enable or Disable VR Thermal Alert
 | 
						|
  Enable or Disable VR Thermal Alert; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       DisableVrThermalAlert;
 | 
						|
 | 
						|
/** Offset 0x0B82 - Enable or Disable Thermal Reporting
 | 
						|
  Enable or Disable Thermal Reporting through ACPI tables; 0: Disable; <b>1: Enable</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableAllThermalFunctions;
 | 
						|
 | 
						|
/** Offset 0x0B83 - Enable or Disable Thermal Monitor
 | 
						|
  Enable or Disable Thermal Monitor; 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ThermalMonitor;
 | 
						|
 | 
						|
/** Offset 0x0B84 - Enable or Disable CPU power states (C-states)
 | 
						|
  Enable or Disable CPU power states (C-states). 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       Cx;
 | 
						|
 | 
						|
/** Offset 0x0B85 - Configure C-State Configuration Lock
 | 
						|
  Configure C-State Configuration Lock; 0: Disable; <b>1: Enable</b>.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmgCstCfgCtrlLock;
 | 
						|
 | 
						|
/** Offset 0x0B86 - Enable or Disable Enhanced C-states
 | 
						|
  Enable or Disable Enhanced C-states. 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       C1e;
 | 
						|
 | 
						|
/** Offset 0x0B87 - Enable or Disable Package Cstate Demotion
 | 
						|
  Enable or Disable Package Cstate Demotion. 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PkgCStateDemotion;
 | 
						|
 | 
						|
/** Offset 0x0B88 - Enable or Disable Package Cstate UnDemotion
 | 
						|
  Enable or Disable Package Cstate UnDemotion. 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PkgCStateUnDemotion;
 | 
						|
 | 
						|
/** Offset 0x0B89 - Enable or Disable CState-Pre wake
 | 
						|
  Enable or Disable CState-Pre wake. 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CStatePreWake;
 | 
						|
 | 
						|
/** Offset 0x0B8A - Enable or Disable TimedMwait Support.
 | 
						|
  Enable or Disable TimedMwait Support. <b>0: Disable</b>; 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       TimedMwait;
 | 
						|
 | 
						|
/** Offset 0x0B8B - Enable or Disable IO to MWAIT redirection
 | 
						|
  Enable or Disable IO to MWAIT redirection; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       CstCfgCtrIoMwaitRedirection;
 | 
						|
 | 
						|
/** Offset 0x0B8C - Set the Max Pkg Cstate
 | 
						|
  Set the Max Pkg Cstate. Default set to Auto which limits the Max Pkg Cstate to deep
 | 
						|
  C-state. Valid values 0 - C0/C1 , 1 - C2 , 2 - C3 , 3 - C6 , 4 - C7 , 5 - C7S ,
 | 
						|
  6 - C8 , 7 - C9 , 8 - C10 , 254 - CPU Default , 255 - Auto
 | 
						|
**/
 | 
						|
  UINT8                       PkgCStateLimit;
 | 
						|
 | 
						|
/** Offset 0x0B8D - TimeUnit for C-State Latency Control0
 | 
						|
  TimeUnit for C-State Latency Control0; Valid values 0 - 1ns , 1 - 32ns , 2 - 1024ns
 | 
						|
  , 3 - 32768ns , 4 - 1048576ns , 5 - 33554432ns
 | 
						|
**/
 | 
						|
  UINT8                       CstateLatencyControl0TimeUnit;
 | 
						|
 | 
						|
/** Offset 0x0B8E - TimeUnit for C-State Latency Control1
 | 
						|
  TimeUnit for C-State Latency Control1;Valid values 0 - 1ns , 1 - 32ns , 2 - 1024ns
 | 
						|
  , 3 - 32768ns , 4 - 1048576ns , 5 - 33554432ns
 | 
						|
**/
 | 
						|
  UINT8                       CstateLatencyControl1TimeUnit;
 | 
						|
 | 
						|
/** Offset 0x0B8F - TimeUnit for C-State Latency Control2
 | 
						|
  TimeUnit for C-State Latency Control2;Valid values 0 - 1ns , 1 - 32ns , 2 - 1024ns
 | 
						|
  , 3 - 32768ns , 4 - 1048576ns , 5 - 33554432ns
 | 
						|
**/
 | 
						|
  UINT8                       CstateLatencyControl2TimeUnit;
 | 
						|
 | 
						|
/** Offset 0x0B90 - TimeUnit for C-State Latency Control3
 | 
						|
  TimeUnit for C-State Latency Control3;Valid values 0 - 1ns , 1 - 32ns , 2 - 1024ns
 | 
						|
  , 3 - 32768ns , 4 - 1048576ns , 5 - 33554432ns
 | 
						|
**/
 | 
						|
  UINT8                       CstateLatencyControl3TimeUnit;
 | 
						|
 | 
						|
/** Offset 0x0B91 - TimeUnit for C-State Latency Control4
 | 
						|
  Time - 1ns , 1 - 32ns , 2 - 1024ns , 3 - 32768ns , 4 - 1048576ns , 5 - 33554432ns
 | 
						|
**/
 | 
						|
  UINT8                       CstateLatencyControl4TimeUnit;
 | 
						|
 | 
						|
/** Offset 0x0B92 - TimeUnit for C-State Latency Control5
 | 
						|
  TimeUnit for C-State Latency Control5;Valid values 0 - 1ns , 1 - 32ns , 2 - 1024ns
 | 
						|
  , 3 - 32768ns , 4 - 1048576ns , 5 - 33554432ns
 | 
						|
**/
 | 
						|
  UINT8                       CstateLatencyControl5TimeUnit;
 | 
						|
 | 
						|
/** Offset 0x0B93 - Interrupt Redirection Mode Select
 | 
						|
  Interrupt Redirection Mode Select.0: Fixed priority; 1: Round robin;2: Hash vector;7:
 | 
						|
  No change.
 | 
						|
**/
 | 
						|
  UINT8                       PpmIrmSetting;
 | 
						|
 | 
						|
/** Offset 0x0B94 - Lock prochot configuration
 | 
						|
  Lock prochot configuration Enable/Disable; <b>0: Disable</b>; 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ProcHotLock;
 | 
						|
 | 
						|
/** Offset 0x0B95 - Configuration for boot TDP selection
 | 
						|
  Deprecated. Move to premem.
 | 
						|
**/
 | 
						|
  UINT8                       ConfigTdpLevel;
 | 
						|
 | 
						|
/** Offset 0x0B96 - Max P-State Ratio
 | 
						|
  Max P-State Ratio, Valid Range 0 to 0x7F
 | 
						|
**/
 | 
						|
  UINT8                       MaxRatio;
 | 
						|
 | 
						|
/** Offset 0x0B97 - P-state ratios for custom P-state table
 | 
						|
  P-state ratios for custom P-state table. NumberOfEntries has valid range between
 | 
						|
  0 to 40. For no. of P-States supported(NumberOfEntries) , StateRatio[NumberOfEntries]
 | 
						|
  are configurable. Valid Range of each entry is 0 to 0x7F
 | 
						|
**/
 | 
						|
  UINT8                       StateRatio[40];
 | 
						|
 | 
						|
/** Offset 0x0BBF - P-state ratios for max 16 version of custom P-state table
 | 
						|
  P-state ratios for max 16 version of custom P-state table. This table is used for
 | 
						|
  OS versions limited to a max of 16 P-States. If the first entry of this table is
 | 
						|
  0, or if Number of Entries is 16 or less, then this table will be ignored, and
 | 
						|
  up to the top 16 values of the StateRatio table will be used instead. Valid Range
 | 
						|
  of each entry is 0 to 0x7F
 | 
						|
**/
 | 
						|
  UINT8                       StateRatioMax16[16];
 | 
						|
 | 
						|
/** Offset 0x0BCF
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace29;
 | 
						|
 | 
						|
/** Offset 0x0BD0 - Platform Power Pmax
 | 
						|
  PCODE MMIO Mailbox: Platform Power Pmax. <b>0 - Auto</b> Specified in 1/8 Watt increments.
 | 
						|
  Range 0-1024 Watts. Value of 800 = 100W
 | 
						|
**/
 | 
						|
  UINT16                      PsysPmax;
 | 
						|
 | 
						|
/** Offset 0x0BD2 - Interrupt Response Time Limit of C-State LatencyContol1
 | 
						|
  Interrupt Response Time Limit of C-State LatencyContol1.Range of value 0 to 0x3FF.
 | 
						|
  0 is Auto.
 | 
						|
**/
 | 
						|
  UINT16                      CstateLatencyControl1Irtl;
 | 
						|
 | 
						|
/** Offset 0x0BD4 - Interrupt Response Time Limit of C-State LatencyContol2
 | 
						|
  Interrupt Response Time Limit of C-State LatencyContol2.Range of value 0 to 0x3FF.
 | 
						|
  0 is Auto.
 | 
						|
**/
 | 
						|
  UINT16                      CstateLatencyControl2Irtl;
 | 
						|
 | 
						|
/** Offset 0x0BD6 - Interrupt Response Time Limit of C-State LatencyContol3
 | 
						|
  Interrupt Response Time Limit of C-State LatencyContol3.Range of value 0 to 0x3FF.
 | 
						|
  0 is Auto.
 | 
						|
**/
 | 
						|
  UINT16                      CstateLatencyControl3Irtl;
 | 
						|
 | 
						|
/** Offset 0x0BD8 - Interrupt Response Time Limit of C-State LatencyContol4
 | 
						|
  Interrupt Response Time Limit of C-State LatencyContol4.Range of value 0 to 0x3FF.
 | 
						|
  0 is Auto.
 | 
						|
**/
 | 
						|
  UINT16                      CstateLatencyControl4Irtl;
 | 
						|
 | 
						|
/** Offset 0x0BDA - Interrupt Response Time Limit of C-State LatencyContol5
 | 
						|
  Interrupt Response Time Limit of C-State LatencyContol5.Range of value 0 to 0x3FF.
 | 
						|
  0 is Auto.
 | 
						|
**/
 | 
						|
  UINT16                      CstateLatencyControl5Irtl;
 | 
						|
 | 
						|
/** Offset 0x0BDC - Package Long duration turbo mode power limit
 | 
						|
  Package Long duration turbo mode power limit. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.
 | 
						|
  Valid Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      PowerLimit1;
 | 
						|
 | 
						|
/** Offset 0x0BE0 - Package Short duration turbo mode power limit
 | 
						|
  Package Short duration turbo mode power limit. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      PowerLimit2Power;
 | 
						|
 | 
						|
/** Offset 0x0BE4 - Package PL3 power limit
 | 
						|
  Package PL3 power limit. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      PowerLimit3;
 | 
						|
 | 
						|
/** Offset 0x0BE8 - Package PL4 power limit
 | 
						|
  Package PL4 power limit. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      PowerLimit4;
 | 
						|
 | 
						|
/** Offset 0x0BEC - Tcc Offset Time Window for RATL
 | 
						|
  Package PL4 power limit. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      TccOffsetTimeWindowForRatl;
 | 
						|
 | 
						|
/** Offset 0x0BF0 - Short term Power Limit value for custom cTDP level 1
 | 
						|
  Short term Power Limit value for custom cTDP level 1. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      Custom1PowerLimit1;
 | 
						|
 | 
						|
/** Offset 0x0BF4 - Long term Power Limit value for custom cTDP level 1
 | 
						|
  Long term Power Limit value for custom cTDP level 1. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      Custom1PowerLimit2;
 | 
						|
 | 
						|
/** Offset 0x0BF8 - Short term Power Limit value for custom cTDP level 2
 | 
						|
  Short term Power Limit value for custom cTDP level 2. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      Custom2PowerLimit1;
 | 
						|
 | 
						|
/** Offset 0x0BFC - Long term Power Limit value for custom cTDP level 2
 | 
						|
  Long term Power Limit value for custom cTDP level 2. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      Custom2PowerLimit2;
 | 
						|
 | 
						|
/** Offset 0x0C00 - Short term Power Limit value for custom cTDP level 3
 | 
						|
  Short term Power Limit value for custom cTDP level 3. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      Custom3PowerLimit1;
 | 
						|
 | 
						|
/** Offset 0x0C04 - Long term Power Limit value for custom cTDP level 3
 | 
						|
  Long term Power Limit value for custom cTDP level 3. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid
 | 
						|
  Range 0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      Custom3PowerLimit2;
 | 
						|
 | 
						|
/** Offset 0x0C08 - Platform PL1 power
 | 
						|
  Platform PL1 power. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid Range
 | 
						|
  0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      PsysPowerLimit1Power;
 | 
						|
 | 
						|
/** Offset 0x0C0C - Platform PL2 power
 | 
						|
  Platform PL2 power. Units are based on POWER_MGMT_CONFIG.CustomPowerUnit.Valid Range
 | 
						|
  0 to 4095875 in Step size of 125
 | 
						|
**/
 | 
						|
  UINT32                      PsysPowerLimit2Power;
 | 
						|
 | 
						|
/** Offset 0x0C10 - Race To Halt
 | 
						|
  Enable/Disable Race To Halt feature. RTH will dynamically increase CPU frequency
 | 
						|
  in order to enter pkg C-State faster to reduce overall power. (RTH is controlled
 | 
						|
  through MSR 1FC bit 20)Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       RaceToHalt;
 | 
						|
 | 
						|
/** Offset 0x0C11 - Set Three Strike Counter Disable
 | 
						|
  False (default): Three Strike counter will be incremented and True: Prevents Three
 | 
						|
  Strike counter from incrementing; <b>0: False</b>; 1: True.
 | 
						|
  0: False, 1: True
 | 
						|
**/
 | 
						|
  UINT8                       ThreeStrikeCounterDisable;
 | 
						|
 | 
						|
/** Offset 0x0C12 - Set HW P-State Interrupts Enabled for for MISC_PWR_MGMT
 | 
						|
  Set HW P-State Interrupts Enabled for for MISC_PWR_MGMT; <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       HwpInterruptControl;
 | 
						|
 | 
						|
/** Offset 0x0C13 - 5-Core Ratio Limit
 | 
						|
  5-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  5-Core Ratio Limit + OC Bins.This 5-Core Ratio Limit Must be Less than or equal
 | 
						|
  to 1-Core Ratio Limit.Range is 0 to 83
 | 
						|
  0x0:0xFF
 | 
						|
**/
 | 
						|
  UINT8                       FiveCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0C14 - 6-Core Ratio Limit
 | 
						|
  6-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  6-Core Ratio Limit + OC Bins.This 6-Core Ratio Limit Must be Less than or equal
 | 
						|
  to 1-Core Ratio Limit.Range is 0 to 83
 | 
						|
  0x0:0xFF
 | 
						|
**/
 | 
						|
  UINT8                       SixCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0C15 - 7-Core Ratio Limit
 | 
						|
  7-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  7-Core Ratio Limit + OC Bins.This 7-Core Ratio Limit Must be Less than or equal
 | 
						|
  to 1-Core Ratio Limit.Range is 0 to 83
 | 
						|
  0x0:0xFF
 | 
						|
**/
 | 
						|
  UINT8                       SevenCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0C16 - 8-Core Ratio Limit
 | 
						|
  8-Core Ratio Limit: For XE part: LFM to 255, For overclocking part: LFM to Fused
 | 
						|
  8-Core Ratio Limit + OC Bins.This 8-Core Ratio Limit Must be Less than or equal
 | 
						|
  to 1-Core Ratio Limit.Range is 0 to 83
 | 
						|
  0x0:0xFF
 | 
						|
**/
 | 
						|
  UINT8                       EightCoreRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0C17 - Intel Turbo Boost Max Technology 3.0
 | 
						|
  Intel Turbo Boost Max Technology 3.0. 0: Disabled; <b>1: Enabled</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableItbm;
 | 
						|
 | 
						|
/** Offset 0x0C18 - Intel Turbo Boost Max Technology 3.0 Driver
 | 
						|
  @Deprecated: Intel Turbo Boost Max Technology 3.0 Driver doesn't support for TGL
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableItbmDriver;
 | 
						|
 | 
						|
/** Offset 0x0C19 - Enable or Disable C1 Cstate Demotion
 | 
						|
  Enable or Disable C1 Cstate Demotion. Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       C1StateAutoDemotion;
 | 
						|
 | 
						|
/** Offset 0x0C1A - Enable or Disable C1 Cstate UnDemotion
 | 
						|
  Enable or Disable C1 Cstate UnDemotion. Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       C1StateUnDemotion;
 | 
						|
 | 
						|
/** Offset 0x0C1B - Minimum Ring ratio limit override
 | 
						|
  Minimum Ring ratio limit override. <b>0: Hardware defaults.</b> Range: 0 - Max turbo
 | 
						|
  ratio limit
 | 
						|
**/
 | 
						|
  UINT8                       MinRingRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0C1C - Maximum Ring ratio limit override
 | 
						|
  Maximum Ring ratio limit override. <b>0: Hardware defaults.</b> Range: 0 - Max turbo
 | 
						|
  ratio limit
 | 
						|
**/
 | 
						|
  UINT8                       MaxRingRatioLimit;
 | 
						|
 | 
						|
/** Offset 0x0C1D - Enable or Disable Per Core P State OS control
 | 
						|
  Enable or Disable Per Core P State OS control. 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnablePerCorePState;
 | 
						|
 | 
						|
/** Offset 0x0C1E - Enable or Disable HwP Autonomous Per Core P State OS control
 | 
						|
  Enable or Disable HwP Autonomous Per Core P State OS control. 0: Disable; <b>1:
 | 
						|
  Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableHwpAutoPerCorePstate;
 | 
						|
 | 
						|
/** Offset 0x0C1F - Enable or Disable HwP Autonomous EPP Grouping
 | 
						|
  Enable or Disable HwP Autonomous EPP Grouping. 0: Disable; <b>1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableHwpAutoEppGrouping;
 | 
						|
 | 
						|
/** Offset 0x0C20 - Enable or Disable EPB override over PECI
 | 
						|
  Enable or Disable EPB override over PECI. <b>0: Disable;</b> 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableEpbPeciOverride;
 | 
						|
 | 
						|
/** Offset 0x0C21 - Enable or Disable Fast MSR for IA32_HWP_REQUEST
 | 
						|
  Enable or Disable Fast MSR for IA32_HWP_REQUEST. 0: Disable;<b> 1: Enable</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       EnableFastMsrHwpReq;
 | 
						|
 | 
						|
/** Offset 0x0C22 - Enable Configurable TDP
 | 
						|
  Applies TDP initialization settings based on non-cTDP or cTDP.; 0: Applies to non-cTDP;
 | 
						|
  <b>1: Applies to cTDP</b>
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ApplyConfigTdp;
 | 
						|
 | 
						|
/** Offset 0x0C23 - Enable VccIn Demotion Override Configuration
 | 
						|
  Enable VccIn Demotion Override Configuration. The timing can be configured by VccInDemotionMs.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VccInDemotionOverride;
 | 
						|
 | 
						|
/** Offset 0x0C24 - Customize the VccIn Demotion in ms.
 | 
						|
  Customize the VccIn Demotion in ms accordingly. Values used by OEM expected to be
 | 
						|
  in lower end of 1-30 ms range. Value 1 means 1ms, value 2 means 2ms, and so on.
 | 
						|
  Value 0 will disable VccIn Demotion knob.<b> It's 30ms by silicon default</b>
 | 
						|
**/
 | 
						|
  UINT32                      VccInDemotionMs;
 | 
						|
 | 
						|
/** Offset 0x0C28 - ReservedCpuPostMemTest
 | 
						|
  Reserved for CPU Post-Mem Test
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       ReservedCpuPostMemTest[11];
 | 
						|
 | 
						|
/** Offset 0x0C33 - SgxSinitDataFromTpm
 | 
						|
  SgxSinitDataFromTpm default values
 | 
						|
**/
 | 
						|
  UINT8                       SgxSinitDataFromTpm;
 | 
						|
 | 
						|
/** Offset 0x0C34
 | 
						|
**/
 | 
						|
  UINT8                       SecurityPostMemRsvd[16];
 | 
						|
 | 
						|
/** Offset 0x0C44 - End of Post message
 | 
						|
  Test, Send End of Post message. Disable(0x0): Disable EOP message, Send in PEI(0x1):
 | 
						|
  EOP send in PEI, Send in DXE(0x2)(Default): EOP send in DXE
 | 
						|
  0:Disable, 1:Send in PEI, 2:Send in DXE, 3:Reserved
 | 
						|
**/
 | 
						|
  UINT8                       EndOfPostMessage;
 | 
						|
 | 
						|
/** Offset 0x0C45 - D0I3 Setting for HECI Disable
 | 
						|
  Test, 0: disable, 1: enable, Setting this option disables setting D0I3 bit for all
 | 
						|
  HECI devices
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       DisableD0I3SettingForHeci;
 | 
						|
 | 
						|
/** Offset 0x0C46 - Enable LOCKDOWN SMI
 | 
						|
  Enable SMI_LOCK bit to prevent writes to the Global SMI Enable bit.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchLockDownGlobalSmi;
 | 
						|
 | 
						|
/** Offset 0x0C47 - Enable LOCKDOWN BIOS Interface
 | 
						|
  Enable BIOS Interface Lock Down bit to prevent writes to the Backup Control Register.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchLockDownBiosInterface;
 | 
						|
 | 
						|
/** Offset 0x0C48 - Unlock all GPIO pads
 | 
						|
  Force all GPIO pads to be unlocked for debug purpose.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchUnlockGpioPads;
 | 
						|
 | 
						|
/** Offset 0x0C49 - PCH Unlock SideBand access
 | 
						|
  The SideBand PortID mask for certain end point (e.g. PSFx) will be locked before
 | 
						|
  3rd party code execution. 0: Lock SideBand access; 1: Unlock SideBand access.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchSbAccessUnlock;
 | 
						|
 | 
						|
/** Offset 0x0C4A - PCIE RP Ltr Max Snoop Latency
 | 
						|
  Latency Tolerance Reporting, Max Snoop Latency.
 | 
						|
**/
 | 
						|
  UINT16                      PcieRpLtrMaxSnoopLatency[24];
 | 
						|
 | 
						|
/** Offset 0x0C7A - PCIE RP Ltr Max No Snoop Latency
 | 
						|
  Latency Tolerance Reporting, Max Non-Snoop Latency.
 | 
						|
**/
 | 
						|
  UINT16                      PcieRpLtrMaxNoSnoopLatency[24];
 | 
						|
 | 
						|
/** Offset 0x0CAA - PCIE RP Snoop Latency Override Mode
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Mode.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpSnoopLatencyOverrideMode[24];
 | 
						|
 | 
						|
/** Offset 0x0CC2 - PCIE RP Snoop Latency Override Multiplier
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Multiplier.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpSnoopLatencyOverrideMultiplier[24];
 | 
						|
 | 
						|
/** Offset 0x0CDA - PCIE RP Snoop Latency Override Value
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Value.
 | 
						|
**/
 | 
						|
  UINT16                      PcieRpSnoopLatencyOverrideValue[24];
 | 
						|
 | 
						|
/** Offset 0x0D0A - PCIE RP Non Snoop Latency Override Mode
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Mode.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpNonSnoopLatencyOverrideMode[24];
 | 
						|
 | 
						|
/** Offset 0x0D22 - PCIE RP Non Snoop Latency Override Multiplier
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Multiplier.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpNonSnoopLatencyOverrideMultiplier[24];
 | 
						|
 | 
						|
/** Offset 0x0D3A - PCIE RP Non Snoop Latency Override Value
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Value.
 | 
						|
**/
 | 
						|
  UINT16                      PcieRpNonSnoopLatencyOverrideValue[24];
 | 
						|
 | 
						|
/** Offset 0x0D6A - PCIE RP Slot Power Limit Scale
 | 
						|
  Specifies scale used for slot power limit value. Leave as 0 to set to default.
 | 
						|
**/
 | 
						|
  UINT8                       PcieRpSlotPowerLimitScale[24];
 | 
						|
 | 
						|
/** Offset 0x0D82 - PCIE RP Slot Power Limit Value
 | 
						|
  Specifies upper limit on power supplie by slot. Leave as 0 to set to default.
 | 
						|
**/
 | 
						|
  UINT16                      PcieRpSlotPowerLimitValue[24];
 | 
						|
 | 
						|
/** Offset 0x0DB2 - PCIE RP Enable Port8xh Decode
 | 
						|
  This member describes whether PCIE root port Port 8xh Decode is enabled. 0: Disable;
 | 
						|
  1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PcieEnablePort8xhDecode;
 | 
						|
 | 
						|
/** Offset 0x0DB3 - PCIE Port8xh Decode Port Index
 | 
						|
  The Index of PCIe Port that is selected for Port8xh Decode (0 Based).
 | 
						|
**/
 | 
						|
  UINT8                       PchPciePort8xhDecodePortIndex;
 | 
						|
 | 
						|
/** Offset 0x0DB4 - PCH Energy Reporting
 | 
						|
  Disable/Enable PCH to CPU energy report feature.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchPmDisableEnergyReport;
 | 
						|
 | 
						|
/** Offset 0x0DB5 - PCH Sata Test Mode
 | 
						|
  Allow entrance to the PCH SATA test modes.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       SataTestMode;
 | 
						|
 | 
						|
/** Offset 0x0DB6 - PCH USB OverCurrent mapping lock enable
 | 
						|
  If this policy option is enabled then BIOS will program OCCFDONE bit in xHCI meaning
 | 
						|
  that OC mapping data will be consumed by xHCI and OC mapping registers will be locked.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PchXhciOcLock;
 | 
						|
 | 
						|
/** Offset 0x0DB7 - Low Power Mode Enable/Disable config mask
 | 
						|
  Configure if respective S0i2/3 sub-states are to be supported. Each bit corresponds
 | 
						|
  to one sub-state (LPMx - BITx): LPM0-s0i2.0, LPM1-s0i2.1, LPM2-s0i2.2, LPM3-s0i3.0,
 | 
						|
  LPM4-s0i3.1, LPM5-s0i3.2, LPM6-s0i3.3, LPM7-s0i3.4. [ALIAS_NAME LpmStateEnableMask]
 | 
						|
**/
 | 
						|
  UINT8                       PmcLpmS0ixSubStateEnableMask;
 | 
						|
 | 
						|
/** Offset 0x0DB8 - Mctp Broadcast Cycle
 | 
						|
  Test, Determine if MCTP Broadcast is enabled <b>0: Disable</b>; 1: Enable.
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       MctpBroadcastCycle;
 | 
						|
 | 
						|
/** Offset 0x0DB9
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace30[1];
 | 
						|
 | 
						|
/** Offset 0x0DBA - PCIE RP Ltr Max Snoop Latency
 | 
						|
  Latency Tolerance Reporting, Max Snoop Latency.
 | 
						|
**/
 | 
						|
  UINT16                      CpuPcieRpLtrMaxSnoopLatency[4];
 | 
						|
 | 
						|
/** Offset 0x0DC2 - PCIE RP Ltr Max No Snoop Latency
 | 
						|
  Latency Tolerance Reporting, Max Non-Snoop Latency.
 | 
						|
**/
 | 
						|
  UINT16                      CpuPcieRpLtrMaxNoSnoopLatency[4];
 | 
						|
 | 
						|
/** Offset 0x0DCA - PCIE RP Snoop Latency Override Mode
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Mode.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpSnoopLatencyOverrideMode[4];
 | 
						|
 | 
						|
/** Offset 0x0DCE - PCIE RP Snoop Latency Override Multiplier
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Multiplier.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpSnoopLatencyOverrideMultiplier[4];
 | 
						|
 | 
						|
/** Offset 0x0DD2 - PCIE RP Snoop Latency Override Value
 | 
						|
  Latency Tolerance Reporting, Snoop Latency Override Value.
 | 
						|
**/
 | 
						|
  UINT16                      CpuPcieRpSnoopLatencyOverrideValue[4];
 | 
						|
 | 
						|
/** Offset 0x0DDA - PCIE RP Non Snoop Latency Override Mode
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Mode.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpNonSnoopLatencyOverrideMode[4];
 | 
						|
 | 
						|
/** Offset 0x0DDE - PCIE RP Non Snoop Latency Override Multiplier
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Multiplier.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpNonSnoopLatencyOverrideMultiplier[4];
 | 
						|
 | 
						|
/** Offset 0x0DE2 - PCIE RP Non Snoop Latency Override Value
 | 
						|
  Latency Tolerance Reporting, Non-Snoop Latency Override Value.
 | 
						|
**/
 | 
						|
  UINT16                      CpuPcieRpNonSnoopLatencyOverrideValue[4];
 | 
						|
 | 
						|
/** Offset 0x0DEA - PCIE RP Upstream Port Transmiter Preset
 | 
						|
  Used during Gen3 Link Equalization. Used for all lanes.  Default is 7.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpGen3Uptp[4];
 | 
						|
 | 
						|
/** Offset 0x0DEE - PCIE RP Downstream Port Transmiter Preset
 | 
						|
  Used during Gen3 Link Equalization. Used for all lanes.  Default is 7.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpGen3Dptp[4];
 | 
						|
 | 
						|
/** Offset 0x0DF2 - PCIE RP Upstream Port Transmiter Preset
 | 
						|
  Used during Gen4 Link Equalization. Used for all lanes.  Default is 8.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpGen4Uptp[4];
 | 
						|
 | 
						|
/** Offset 0x0DF6 - PCIE RP Downstream Port Transmiter Preset
 | 
						|
  Used during Gen4 Link Equalization. Used for all lanes.  Default is 9.
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpGen4Dptp[4];
 | 
						|
 | 
						|
/** Offset 0x0DFA - PMC C10 dynamic threshold dajustment enable
 | 
						|
  Set if you want to enable PMC C10 dynamic threshold adjustment. Only works on supported SKUs
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       PmcC10DynamicThresholdAdjustment;
 | 
						|
 | 
						|
/** Offset 0x0DFB - FOMS Control Policy
 | 
						|
  Choose the Foms Control Policy, <b>Default = 0 </b>
 | 
						|
  0: Auto, 1: Gen3 Foms, 2: Gen4 Foms, 3: Gen3 and Gen4 Foms
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieFomsCp[4];
 | 
						|
 | 
						|
/** Offset 0x0DFF
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace31;
 | 
						|
 | 
						|
/** Offset 0x0E00 - LogoPixelHeight Address
 | 
						|
  Address of LogoPixelHeight
 | 
						|
**/
 | 
						|
  UINT32                      LogoPixelHeight;
 | 
						|
 | 
						|
/** Offset 0x0E04 - LogoPixelWidth Address
 | 
						|
  Address of LogoPixelWidth
 | 
						|
**/
 | 
						|
  UINT32                      LogoPixelWidth;
 | 
						|
 | 
						|
/** Offset 0x0E08 - P2P mode for PCIE RP
 | 
						|
  Enable/disable peer to peer mode for PCIE Root Ports. 0: Disable, 1: Enable.
 | 
						|
  0: Disable, 1: Enable
 | 
						|
**/
 | 
						|
  UINT8                       CpuPcieRpPeerToPeerMode[4];
 | 
						|
 | 
						|
/** Offset 0x0E0C - Map port under VMD
 | 
						|
  Map/UnMap port under VMD
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VmdPort[31];
 | 
						|
 | 
						|
/** Offset 0x0E2B - VMD Port Device
 | 
						|
  VMD Root port device number.
 | 
						|
**/
 | 
						|
  UINT8                       VmdPortDev[31];
 | 
						|
 | 
						|
/** Offset 0x0E4A - VMD Port Func
 | 
						|
  VMD Root port function number.
 | 
						|
**/
 | 
						|
  UINT8                       VmdPortFunc[31];
 | 
						|
 | 
						|
/** Offset 0x0E69
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace32[3];
 | 
						|
 | 
						|
/** Offset 0x0E6C - VMD Variable
 | 
						|
  VMD Variable Pointer.
 | 
						|
**/
 | 
						|
  UINT32                      VmdVariablePtr;
 | 
						|
 | 
						|
/** Offset 0x0E70 - Thermal Design Current time window
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current time window. Defined in milli seconds.
 | 
						|
  Range 1ms to 448s
 | 
						|
**/
 | 
						|
  UINT32                      TdcTimeWindow1[5];
 | 
						|
 | 
						|
/** Offset 0x0E84 - Temporary CfgBar address for VMD
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current time window. Defined in milli seconds.
 | 
						|
  Range 1ms to 448s
 | 
						|
**/
 | 
						|
  UINT32                      VmdCfgBarBase;
 | 
						|
 | 
						|
/** Offset 0x0E88 - Temporary MemBar1 address for VMD
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current time window. Defined in milli seconds.
 | 
						|
  Range 1ms to 448s
 | 
						|
**/
 | 
						|
  UINT32                      VmdMemBar1Base;
 | 
						|
 | 
						|
/** Offset 0x0E8C - Temporary MemBar2 address for VMD
 | 
						|
  PCODE MMIO Mailbox: Thermal Design Current time window. Defined in milli seconds.
 | 
						|
  Range 1ms to 448s
 | 
						|
**/
 | 
						|
  UINT32                      VmdMemBar2Base;
 | 
						|
 | 
						|
/** Offset 0x0E90 - PCH TSN1 MAC Address High Bits
 | 
						|
  Set TSN1 MAC Address High.
 | 
						|
**/
 | 
						|
  UINT32                      PchTsn1MacAddressHigh;
 | 
						|
 | 
						|
/** Offset 0x0E94 - PCH TSN1 MAC Address Low Bits
 | 
						|
  Set TSN1 MAC Address Low.
 | 
						|
**/
 | 
						|
  UINT32                      PchTsn1MacAddressLow;
 | 
						|
 | 
						|
/** Offset 0x0E98 - FspEventHandler
 | 
						|
  <b>Optional</b> pointer to the boot loader's implementation of FSP_EVENT_HANDLER.
 | 
						|
**/
 | 
						|
  UINT32                      FspEventHandler;
 | 
						|
 | 
						|
/** Offset 0x0E9C - Enable VMD Global Mapping
 | 
						|
  Enable/disable to VMD controller.0: Disable(Default); 1: Enable
 | 
						|
  $EN_DIS
 | 
						|
**/
 | 
						|
  UINT8                       VmdGlobalMapping;
 | 
						|
 | 
						|
/** Offset 0x0E9D
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace33[3];
 | 
						|
 | 
						|
/** Offset 0x0EA0
 | 
						|
**/
 | 
						|
  UINT8                       ReservedFspsUpd[8];
 | 
						|
} FSP_S_CONFIG;
 | 
						|
 | 
						|
/** Fsp S UPD Configuration
 | 
						|
**/
 | 
						|
typedef struct {
 | 
						|
 | 
						|
/** Offset 0x0000
 | 
						|
**/
 | 
						|
  FSP_UPD_HEADER              FspUpdHeader;
 | 
						|
 | 
						|
/** Offset 0x0020
 | 
						|
**/
 | 
						|
  FSP_S_CONFIG                FspsConfig;
 | 
						|
 | 
						|
/** Offset 0x0EA8
 | 
						|
**/
 | 
						|
  UINT8                       UnusedUpdSpace34[6];
 | 
						|
 | 
						|
/** Offset 0x0EAE
 | 
						|
**/
 | 
						|
  UINT16                      UpdTerminator;
 | 
						|
} FSPS_UPD;
 | 
						|
 | 
						|
#pragma pack()
 | 
						|
 | 
						|
#endif
 |