src: Fix typo
Change-Id: I689c5663ef59861f79b68220abd146144f7618de Signed-off-by: Elyes HAOUAS <ehaouas@noos.fr> Reviewed-on: https://review.coreboot.org/27988 Tested-by: build bot (Jenkins) <no-reply@coreboot.org> Reviewed-by: Martin Roth <martinroth@google.com>
This commit is contained in:
		
				
					committed by
					
						 Martin Roth
						Martin Roth
					
				
			
			
				
	
			
			
			
						parent
						
							1895838e7a
						
					
				
				
					commit
					3d45000c9c
				
			| @@ -6,7 +6,7 @@ | ||||
|  * NOTE:  The program's loadable sections (text, module_params, and data) are | ||||
|  * packed into the flat blob. The rmodule loader assumes the entire program | ||||
|  * resides in one contiguous address space. Therefore, alignment for a given | ||||
|  * section (if required) needs to be done at the end of the preceeding section. | ||||
|  * section (if required) needs to be done at the end of the preceding section. | ||||
|  * e.g. if the data section should be aligned to an 8 byte address the text | ||||
|  * section should have ALIGN(8) at the end of its section.  Otherwise there | ||||
|  * won't be a consistent mapping between the flat blob and the loaded program. | ||||
|   | ||||
| @@ -19,7 +19,7 @@ | ||||
|  | ||||
| /* Turn off machine check triggers when reading | ||||
|  * pci space where there are no devices. | ||||
|  * This is necessary when scaning the bus for | ||||
|  * This is necessary when scanning the bus for | ||||
|  * devices which is done by the kernel | ||||
|  */ | ||||
|  | ||||
|   | ||||
| @@ -68,7 +68,7 @@ static u8 isDramECCEn_D(struct DCTStatStruc *pDCTstat); | ||||
|  * (aka SW memhole, cs hoisting, etc..).To init ECC memory on this node, the | ||||
|  * scrubber is used in two steps.  First, the Dram Limit for the node is adjusted | ||||
|  * down to the bottom of the gap, and that ECC dram is initialized.  Second, the | ||||
|  * orignal Limit is restored, the Scrub base is set to 4GB, and scrubber is | ||||
|  * original Limit is restored, the Scrub base is set to 4GB, and scrubber is | ||||
|  * allowed to run until the Scrub Addr wraps around to zero. | ||||
|  */ | ||||
| u8 ECCInit_D(struct MCTStatStruc *pMCTstat, struct DCTStatStruc *pDCTstatA) | ||||
|   | ||||
| @@ -83,7 +83,7 @@ static uint8_t is_fam15h(void) | ||||
|  * (aka SW memhole, cs hoisting, etc..).To init ECC memory on this node, the | ||||
|  * scrubber is used in two steps.  First, the Dram Limit for the node is adjusted | ||||
|  * down to the bottom of the gap, and that ECC dram is initialized.  Second, the | ||||
|  * orignal Limit is restored, the Scrub base is set to 4GB, and scrubber is | ||||
|  * original Limit is restored, the Scrub base is set to 4GB, and scrubber is | ||||
|  * allowed to run until the Scrub Addr wraps around to zero. | ||||
|  */ | ||||
| u8 ECCInit_D(struct MCTStatStruc *pMCTstat, struct DCTStatStruc *pDCTstatA) | ||||
|   | ||||
| @@ -924,7 +924,7 @@ void programODT(struct MCTStatStruc *pMCTstat, struct DCTStatStruc *pDCTstat, ui | ||||
| 	u8 WrLvOdt1 = 0; | ||||
|  | ||||
| 	if (is_fam15h()) { | ||||
| 		/* On Family15h processors, the value for the specific CS being targetted | ||||
| 		/* On Family15h processors, the value for the specific CS being targeted | ||||
| 		 * is taken from F2x238 / F2x23C as appropriate, then loaded into F2x9C_x0000_0008 | ||||
| 		 */ | ||||
|  | ||||
|   | ||||
| @@ -170,7 +170,7 @@ u16 mctGet_NVbits(u8 index) | ||||
| 	case NV_SPDCHK_RESTRT: | ||||
| 		val = 0;	/* Exit current node initialization if any DIMM has SPD checksum error */ | ||||
| 		//val = 1;	/* Ignore faulty SPD checksum (DIMM will still be disabled), continue current node initialization */ | ||||
| 		//val = 2;	/* Override faulty SPD checksum (DIMM will be enabled), continue current node intialization */ | ||||
| 		//val = 2;	/* Override faulty SPD checksum (DIMM will be enabled), continue current node initialization */ | ||||
|  | ||||
| 		if (get_option(&nvram, "dimm_spd_checksum") == CB_SUCCESS) | ||||
| 			val = nvram & 0x3; | ||||
|   | ||||
| @@ -122,7 +122,7 @@ static void SysmemInit(struct gliutable *gl) | ||||
| 	int sizembytes, sizebytes; | ||||
|  | ||||
| 	/* | ||||
| 	 * Figure out how much RAM is in the machine and alocate all to the | ||||
| 	 * Figure out how much RAM is in the machine and allocate all to the | ||||
| 	 * system. We will adjust for SMM now and Frame Buffer later. | ||||
| 	 */ | ||||
| 	sizembytes = sizeram(); | ||||
| @@ -272,7 +272,7 @@ static void GLPCIInit(void) | ||||
| 		 * base of 1M and top of around 256M | ||||
| 		 */ | ||||
| 		/* we have to create a page-aligned (4KB page) address for base and top */ | ||||
| 		/* So we need a high page aligned addresss (pah) and low page aligned address (pal) | ||||
| 		/* So we need a high page aligned address (pah) and low page aligned address (pal) | ||||
| 		 * pah is from msr.hi << 12 | msr.low >> 20. pal is msr.lo << 12 | ||||
| 		 */ | ||||
| 		pah = ((msr.hi & 0xFF) << 12) | ((msr.lo >> 20) & 0xFFF); | ||||
|   | ||||
| @@ -869,7 +869,7 @@ static void configure_dram_control_mode(const timings_t *const timings, const di | ||||
|  | ||||
| static void rcomp_initialization(const stepping_t stepping, const int sff) | ||||
| { | ||||
| 	/* Programm RCOMP codes. */ | ||||
| 	/* Program RCOMP codes. */ | ||||
| 	if (sff) | ||||
| 		die("SFF platform unsupported in RCOMP initialization.\n"); | ||||
| 	/* Values are for DDR3. */ | ||||
| @@ -1825,7 +1825,7 @@ void raminit(sysinfo_t *const sysinfo, const int s3resume) | ||||
| 	/* Some last optimizations. */ | ||||
| 	dram_optimizations(timings, dimms); | ||||
|  | ||||
| 	/* Mark raminit beeing finished. :-) */ | ||||
| 	/* Mark raminit being finished. :-) */ | ||||
| 	u8 tmp8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa2) & ~(1 << 7); | ||||
| 	pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa2, tmp8); | ||||
|  | ||||
|   | ||||
| @@ -1972,7 +1972,7 @@ static void sdram_rcven(struct sysinfo *s) | ||||
| 			MCHBAR32(0x248) = (MCHBAR32(0x248) & ~0xf0000) | ||||
| 						| (curcoarse << 16); | ||||
| 			if (curcoarse == 0) { | ||||
| 				PRINTK_DEBUG("Error: DQS didnt hit 0\n"); | ||||
| 				PRINTK_DEBUG("Error: DQS did not hit 0\n"); | ||||
| 				break; | ||||
| 			} | ||||
| 		} | ||||
|   | ||||
| @@ -332,7 +332,7 @@ const u32 ddr3_c2_tab[2][3][6][2] = { /* [n-mode][ddr3 freq][CAS][reg] */ | ||||
| 			{0x0189, 0x000aaa}, /* CAS = 5 */ | ||||
| 			{0x0189, 0x101aaa}, /* CAS = 6 */ | ||||
| 			{0x0000, 0x000000}, /* CAS = 7 - Not supported */ | ||||
| 			{0x0000, 0x000000} /* CAS = 8 - Not suppported */ | ||||
| 			{0x0000, 0x000000} /* CAS = 8 - Not supported */ | ||||
| 		}, | ||||
| 		{ /* DDR3 1067 */ | ||||
| 			{0x0000, 0x000000}, /* CAS = 5 - Not supported */ | ||||
|   | ||||
| @@ -42,7 +42,7 @@ | ||||
|  * | ||||
|  * The capture window is not calibrated, but preset. Whether that preset is | ||||
|  * universal or frequency dependent, and whether it is board-specific or not is | ||||
|  * not yet clear. @see vx900_dram_calibrate_recieve_delays(). | ||||
|  * not yet clear. @see vx900_dram_calibrate_receive_delays(). | ||||
|  * | ||||
|  * 4GBit and 8GBit modules may not work. This is untested. Modules with 11 | ||||
|  * column address bits are not tested. @see vx900_dram_map_row_col_bank() | ||||
| @@ -166,7 +166,7 @@ static pci_reg8 mcu_init_config[] = { | ||||
| 	{0x66, 0x80},		/* DRAM Queue / Arbitration */ | ||||
| 	{0x69, 0xc6},		/* Bank Control: 8 banks, high priority refresh */ | ||||
| 	{0x6a, 0xfc},		/* DRAMC Request Reorder Control */ | ||||
| 	{0x6e, 0x38},		/* Burst lenght: 8, burst-chop: enable */ | ||||
| 	{0x6e, 0x38},		/* Burst length: 8, burst-chop: enable */ | ||||
| 	{0x73, 0x04},		/* Close All Pages Threshold */ | ||||
|  | ||||
| 	/* The following need to be dynamically asserted */ | ||||
| @@ -1224,7 +1224,7 @@ static void vx900_rxdqs_adjust(delay_range * dly) | ||||
| 	vx900_write_0x78_0x7f(dly->avg); | ||||
| } | ||||
|  | ||||
| static void vx900_dram_calibrate_recieve_delays(vx900_delay_calib * delays, | ||||
| static void vx900_dram_calibrate_receive_delays(vx900_delay_calib * delays, | ||||
| 						u8 pinswap) | ||||
| { | ||||
| 	size_t n_tries = 0; | ||||
| @@ -1417,7 +1417,7 @@ static void vx900_dram_calibrate_delays(const ramctr_timing * ctrl, | ||||
| 		/* Only run on first rank, remember? */ | ||||
| 		break; | ||||
| 	} | ||||
| 	vx900_dram_calibrate_recieve_delays(&delay_cal, | ||||
| 	vx900_dram_calibrate_receive_delays(&delay_cal, | ||||
| 					    ranks->flags[i].pins_mirrored); | ||||
| 	printram("RX DQS calibration results\n"); | ||||
| 	dump_delay_range(delay_cal.rx_dqs); | ||||
|   | ||||
| @@ -222,7 +222,7 @@ static int marshal_nv_read(struct obuf *ob, | ||||
| 	return rc; | ||||
| } | ||||
|  | ||||
| /* TPM2_Clear command does not require paramaters. */ | ||||
| /* TPM2_Clear command does not require parameters. */ | ||||
| static int marshal_clear(struct obuf *ob) | ||||
| { | ||||
| 	const uint32_t handle[] = { TPM_RH_PLATFORM }; | ||||
|   | ||||
| @@ -38,7 +38,7 @@ | ||||
| #endif /* GET & SET */ | ||||
|  | ||||
| /*************************************************************************** | ||||
|  *DDR34_CORE_PHY_CONTROL_REGS - DDR34 CORE DDR34 Address/Comand control registers | ||||
|  *DDR34_CORE_PHY_CONTROL_REGS - DDR34 CORE DDR34 Address/Command control registers | ||||
|  ***************************************************************************/ | ||||
| #define DDR34_CORE_PHY_CONTROL_REGS_REVISION     0x00000000 /* Address & Control revision register */ | ||||
| #define DDR34_CORE_PHY_CONTROL_REGS_PLL_STATUS   0x00000004 /* PHY PLL status register */ | ||||
|   | ||||
| @@ -74,7 +74,7 @@ static int send_heci_reset_message(void) | ||||
| 		printk(BIOS_DEBUG, "Returned Mkhi Status is not success!\n"); | ||||
| 		return -1; | ||||
| 	} | ||||
| 	printk(BIOS_DEBUG, "Heci recieve success!\n"); | ||||
| 	printk(BIOS_DEBUG, "Heci receive success!\n"); | ||||
| 	return 0; | ||||
| } | ||||
|  | ||||
|   | ||||
| @@ -443,7 +443,7 @@ int heci_receive(void *buff, size_t *maxlen) | ||||
| 		do { | ||||
| 			received = recv_one_message(&hdr, p, left); | ||||
| 			if (!received) { | ||||
| 				printk(BIOS_ERR, "HECI: Failed to recieve!\n"); | ||||
| 				printk(BIOS_ERR, "HECI: Failed to receive!\n"); | ||||
| 				return 0; | ||||
| 			} | ||||
| 			left -= received; | ||||
|   | ||||
| @@ -124,7 +124,7 @@ static void soc_config_tco(void) | ||||
| 	pci_write_config32(PCH_DEV_SMBUS, TCOCTL, reg32); | ||||
|  | ||||
| 	/* Program TCO Base */ | ||||
| 	pci_write_config32(PCH_DEV_SMBUS, TCOBASE, TCO_BASE_ADDDRESS); | ||||
| 	pci_write_config32(PCH_DEV_SMBUS, TCOBASE, TCO_BASE_ADDRESS); | ||||
|  | ||||
| 	/* Enable TCO in SMBUS */ | ||||
| 	pci_write_config32(PCH_DEV_SMBUS, TCOCTL, reg32 | TCO_EN); | ||||
| @@ -133,7 +133,7 @@ static void soc_config_tco(void) | ||||
| 	 * Program "TCO Base Address" PCR[DMI] + 2778h[15:5, 1] | ||||
| 	 * to [SMBUS PCI offset 50h[15:5], 1]. | ||||
| 	 */ | ||||
| 	pcr_write32(PID_DMI, PCR_DMI_TCOBASE, TCO_BASE_ADDDRESS | (1 << 1)); | ||||
| 	pcr_write32(PID_DMI, PCR_DMI_TCOBASE, TCO_BASE_ADDRESS | (1 << 1)); | ||||
|  | ||||
| 	/* Program TCO timer halt */ | ||||
| 	tcobase = pci_read_config16(PCH_DEV_SMBUS, TCOBASE); | ||||
|   | ||||
| @@ -87,7 +87,7 @@ | ||||
| #define ACPI_BASE_ADDRESS	0x1800 | ||||
| #define ACPI_BASE_SIZE		0x100 | ||||
|  | ||||
| #define TCO_BASE_ADDDRESS	0x400 | ||||
| #define TCO_BASE_ADDRESS	0x400 | ||||
| #define TCO_BASE_SIZE		0x20 | ||||
|  | ||||
| #define P2SB_BAR		CONFIG_PCR_BASE_ADDRESS | ||||
|   | ||||
| @@ -101,9 +101,9 @@ check_member(rockchip_spi, rxdr, 0x800); | ||||
| /* SSN to Sclk_out delay */ | ||||
| #define SPI_SSN_DELAY_OFFSET	10 | ||||
| #define SPI_SSN_DELAY_MASK	0x1 | ||||
| /* the peroid between ss_n active and sclk_out active is half sclk_out cycles */ | ||||
| /* the period between ss_n active and sclk_out active is half sclk_out cycles */ | ||||
| #define SPI_SSN_DELAY_HALF	0x00 | ||||
| /* the peroid between ss_n active and sclk_out active is one sclk_out cycle */ | ||||
| /* the period between ss_n active and sclk_out active is one sclk_out cycle */ | ||||
| #define SPI_SSN_DELAY_ONE	0x01 | ||||
|  | ||||
| /* Serial Endian Mode */ | ||||
|   | ||||
| @@ -26,7 +26,7 @@ SECTIONS | ||||
| { | ||||
| 	SRAM_START(0x2020000) | ||||
| 	/* 17K hole, includes BL1 */ | ||||
| 	/* Bootblock is preceeded by 16 byte variable length BL2 checksum. */ | ||||
| 	/* Bootblock is preceded by 16 byte variable length BL2 checksum. */ | ||||
| 	BOOTBLOCK(0x2024410, 32K - 16) | ||||
| 	/* 15K hole */ | ||||
| 	ROMSTAGE(0x2030000, 128K) | ||||
|   | ||||
| @@ -729,7 +729,7 @@ struct exynos5_phy_control; | ||||
| #define CTRL_RDLAT_OFFSET	0 | ||||
|  | ||||
| #define CMD_DEFAULT_LPDDR3	0xF | ||||
| #define CMD_DEFUALT_OFFSET	0 | ||||
| #define CMD_DEFAULT_OFFSET	0 | ||||
| #define T_WRDATA_EN		0x7 | ||||
| #define T_WRDATA_EN_DDR3	0x8	/* FIXME(dhendrix): 6 for DDR3? see T_wrdata_en */ | ||||
| #define T_WRDATA_EN_OFFSET	16 | ||||
|   | ||||
		Reference in New Issue
	
	Block a user