cfl/cml/whl mainboards: Drop superfluous cpu_cluster device

The cpu_cluster device is defined in the chipset devicetree. So drop it
from the mainboards.

Change-Id: I65bfeaf0b8771c123c0615531c2cc608b222949b
Signed-off-by: Felix Singer <felixsinger@posteo.net>
Reviewed-on: https://review.coreboot.org/c/coreboot/+/83440
Reviewed-by: Subrata Banik <subratabanik@google.com>
Reviewed-by: Angel Pons <th3fanbus@gmail.com>
Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
This commit is contained in:
Felix Singer
2024-07-13 00:14:35 +02:00
parent cb922edbf6
commit 779f3c06f8
21 changed files with 0 additions and 41 deletions

View File

@@ -55,8 +55,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
subsystemid 0x1558 0x1401 inherit
device pci 00.0 on end # Host Bridge

View File

@@ -195,8 +195,6 @@ chip soc/intel/cannonlake
register "gpio_pm[COMM_3]" = "0"
register "gpio_pm[COMM_4]" = "0"
device cpu_cluster 0 on end
device domain 0 on
device ref igpu on end
device ref thermal on end

View File

@@ -195,8 +195,6 @@ chip soc/intel/cannonlake
register "gpio_pm[COMM_3]" = "0"
register "gpio_pm[COMM_4]" = "0"
device cpu_cluster 0 on end
device domain 0 on
device ref igpu on end
device ref thermal on end

View File

@@ -1,7 +1,5 @@
chip soc/intel/cannonlake
device cpu_cluster 0 on end
# FSP configuration
register "SaGv" = "SaGv_Enabled"
register "ScsEmmcHs400Enabled" = "1"

View File

@@ -1,7 +1,5 @@
chip soc/intel/cannonlake
device cpu_cluster 0 on end
# FSP configuration
register "RMT" = "1"

View File

@@ -1,7 +1,5 @@
chip soc/intel/cannonlake
device cpu_cluster 0 on end
# FSP configuration
register "RMT" = "1"

View File

@@ -1,7 +1,5 @@
chip soc/intel/cannonlake
device cpu_cluster 0 on end
register "PchHdaDspEnable" = "1"
register "PchHdaAudioLinkHda" = "1"

View File

@@ -1,7 +1,5 @@
chip soc/intel/cannonlake
device cpu_cluster 0 on end
# Enable eDP device
register "DdiPortEdp" = "1"
# Enable HPD for DDI ports B/C

View File

@@ -1,7 +1,5 @@
chip soc/intel/cannonlake
device cpu_cluster 0 on end
# Enable eDP device
register "DdiPortEdp" = "1"
# Enable HPD for DDI ports B/C/D/F

View File

@@ -136,8 +136,6 @@ chip soc/intel/cannonlake
register "DisableHeciRetry" = "1"
device cpu_cluster 0 on end
device domain 0 on
device ref system_agent on end
device ref peg0 on # x8 / Slot 2

View File

@@ -139,7 +139,6 @@ chip soc/intel/cannonlake
[PchSerialIoIndexUART2] = PchSerialIoDisabled,
}"
device cpu_cluster 0 on end
device domain 0 on
device ref system_agent on end
device ref igpu on end

View File

@@ -41,8 +41,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
device ref igpu on end
device ref dptf on

View File

@@ -37,8 +37,6 @@ chip soc/intel/cannonlake
register "DisableHeciRetry" = "1"
device cpu_cluster 0 on end
device domain 0 on
device ref system_agent on end
device ref peg0 on # x16 or x8

View File

@@ -50,8 +50,6 @@ chip soc/intel/cannonlake
register "PcieClkSrcClkReq[5]" = "PCIE_CLK_NOTUSED"
# Actual device tree.
device cpu_cluster 0 on end
device domain 0 on
device ref system_agent on end
device ref igpu on end

View File

@@ -49,8 +49,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
subsystemid 0x1558 0x65d1 inherit
device ref peg0 on

View File

@@ -52,8 +52,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
subsystemid 0x1558 0x7714 inherit
device ref peg0 on

View File

@@ -56,8 +56,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
device ref igpu on
register "gfx" = "GMA_DEFAULT_PANEL(0)"

View File

@@ -49,8 +49,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
device ref peg0 on
# PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)

View File

@@ -56,8 +56,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
subsystemid 0x1558 0x95e6 inherit
device ref peg0 on

View File

@@ -54,8 +54,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
device ref peg0 on
# PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)

View File

@@ -56,8 +56,6 @@ chip soc/intel/cannonlake
register "gpe0_dw2" = "PMC_GPP_E"
# Actual device tree
device cpu_cluster 0 on end
device domain 0 on
device ref igpu on
register "gfx" = "GMA_STATIC_DISPLAYS(0)"