Compare commits
61 Commits
system76
...
system76-4
Author | SHA1 | Date | |
---|---|---|---|
4244f4c3d1 | |||
8f1a8f2a81 | |||
682621fa1f | |||
2b030e54fd | |||
df09f534d8 | |||
ae923aa0c1 | |||
1ffa727cfa | |||
9eb65f388b | |||
ec5be45d26 | |||
428b7f6732 | |||
6d2d86ff43 | |||
91f99f94c2 | |||
01fa3c80df | |||
adc5695c39 | |||
ccd417e587 | |||
a7a7428a76 | |||
a986888a74 | |||
f33cf4bcd3 | |||
d725961114 | |||
6f71845692 | |||
68d9b42b26 | |||
f56daffffc | |||
b3d3fc9a87 | |||
8d72084349 | |||
89d2235e0f | |||
ed6990802a | |||
0278090e68 | |||
80fb39363b | |||
ac2f8121cd | |||
09b395bee6 | |||
9a7984f839 | |||
6d20bf4a9f | |||
d9a9796150 | |||
221796fa23 | |||
9798b1f3fd | |||
7d38db7d49 | |||
1522e01426 | |||
01e11ae288 | |||
e19c39eb59 | |||
48e7ffc9cd | |||
8c4eeafcfe | |||
6b56932606 | |||
28cc4183c8 | |||
ffb97ba314 | |||
b47923d714 | |||
5783ad7a65 | |||
090448674d | |||
7f1b3fa98c | |||
0004ff6f28 | |||
f55ab41430 | |||
912122d95f | |||
8933418194 | |||
25eb9c20a8 | |||
9b0cf73235 | |||
7727cc504b | |||
9c0913d5c2 | |||
c7998fda31 | |||
2fae43f36a | |||
fa92d159d4 | |||
243b89b15c | |||
832fd34cf5 |
32
.gitmodules
vendored
32
.gitmodules
vendored
@ -1,63 +1,63 @@
|
|||||||
[submodule "3rdparty/blobs"]
|
[submodule "3rdparty/blobs"]
|
||||||
path = 3rdparty/blobs
|
path = 3rdparty/blobs
|
||||||
url = ../blobs.git
|
url = https://review.coreboot.org/blobs.git
|
||||||
update = none
|
update = none
|
||||||
ignore = dirty
|
ignore = dirty
|
||||||
[submodule "util/nvidia-cbootimage"]
|
[submodule "util/nvidia-cbootimage"]
|
||||||
path = util/nvidia/cbootimage
|
path = util/nvidia/cbootimage
|
||||||
url = ../nvidia-cbootimage.git
|
url = https://review.coreboot.org/nvidia-cbootimage.git
|
||||||
[submodule "vboot"]
|
[submodule "vboot"]
|
||||||
path = 3rdparty/vboot
|
path = 3rdparty/vboot
|
||||||
url = ../vboot.git
|
url = https://review.coreboot.org/vboot.git
|
||||||
branch = main
|
branch = main
|
||||||
[submodule "arm-trusted-firmware"]
|
[submodule "arm-trusted-firmware"]
|
||||||
path = 3rdparty/arm-trusted-firmware
|
path = 3rdparty/arm-trusted-firmware
|
||||||
url = ../arm-trusted-firmware.git
|
url = https://review.coreboot.org/arm-trusted-firmware.git
|
||||||
[submodule "3rdparty/chromeec"]
|
[submodule "3rdparty/chromeec"]
|
||||||
path = 3rdparty/chromeec
|
path = 3rdparty/chromeec
|
||||||
url = ../chrome-ec.git
|
url = https://review.coreboot.org/chrome-ec.git
|
||||||
[submodule "libhwbase"]
|
[submodule "libhwbase"]
|
||||||
path = 3rdparty/libhwbase
|
path = 3rdparty/libhwbase
|
||||||
url = ../libhwbase.git
|
url = https://review.coreboot.org/libhwbase.git
|
||||||
[submodule "libgfxinit"]
|
[submodule "libgfxinit"]
|
||||||
path = 3rdparty/libgfxinit
|
path = 3rdparty/libgfxinit
|
||||||
url = ../libgfxinit.git
|
url = https://review.coreboot.org/libgfxinit.git
|
||||||
[submodule "3rdparty/fsp"]
|
[submodule "3rdparty/fsp"]
|
||||||
path = 3rdparty/fsp
|
path = 3rdparty/fsp
|
||||||
url = ../fsp.git
|
url = https://review.coreboot.org/fsp.git
|
||||||
update = none
|
update = none
|
||||||
ignore = dirty
|
ignore = dirty
|
||||||
[submodule "opensbi"]
|
[submodule "opensbi"]
|
||||||
path = 3rdparty/opensbi
|
path = 3rdparty/opensbi
|
||||||
url = ../opensbi.git
|
url = https://review.coreboot.org/opensbi.git
|
||||||
[submodule "intel-microcode"]
|
[submodule "intel-microcode"]
|
||||||
path = 3rdparty/intel-microcode
|
path = 3rdparty/intel-microcode
|
||||||
url = ../intel-microcode.git
|
url = https://review.coreboot.org/intel-microcode.git
|
||||||
update = none
|
update = none
|
||||||
ignore = dirty
|
ignore = dirty
|
||||||
branch = main
|
branch = main
|
||||||
[submodule "3rdparty/ffs"]
|
[submodule "3rdparty/ffs"]
|
||||||
path = 3rdparty/ffs
|
path = 3rdparty/ffs
|
||||||
url = ../ffs.git
|
url = https://review.coreboot.org/ffs.git
|
||||||
[submodule "3rdparty/amd_blobs"]
|
[submodule "3rdparty/amd_blobs"]
|
||||||
path = 3rdparty/amd_blobs
|
path = 3rdparty/amd_blobs
|
||||||
url = ../amd_blobs
|
url = https://review.coreboot.org/amd_blobs
|
||||||
update = none
|
update = none
|
||||||
ignore = dirty
|
ignore = dirty
|
||||||
[submodule "3rdparty/cmocka"]
|
[submodule "3rdparty/cmocka"]
|
||||||
path = 3rdparty/cmocka
|
path = 3rdparty/cmocka
|
||||||
url = ../cmocka.git
|
url = https://review.coreboot.org/cmocka.git
|
||||||
update = none
|
update = none
|
||||||
branch = stable-1.1
|
branch = stable-1.1
|
||||||
[submodule "3rdparty/qc_blobs"]
|
[submodule "3rdparty/qc_blobs"]
|
||||||
path = 3rdparty/qc_blobs
|
path = 3rdparty/qc_blobs
|
||||||
url = ../qc_blobs.git
|
url = https://review.coreboot.org/qc_blobs.git
|
||||||
update = none
|
update = none
|
||||||
ignore = dirty
|
ignore = dirty
|
||||||
[submodule "3rdparty/intel-sec-tools"]
|
[submodule "3rdparty/intel-sec-tools"]
|
||||||
path = 3rdparty/intel-sec-tools
|
path = 3rdparty/intel-sec-tools
|
||||||
url = ../9esec-security-tooling.git
|
url = https://review.coreboot.org/9esec-security-tooling.git
|
||||||
[submodule "3rdparty/stm"]
|
[submodule "3rdparty/stm"]
|
||||||
path = 3rdparty/stm
|
path = 3rdparty/stm
|
||||||
url = ../STM
|
url = https://review.coreboot.org/STM
|
||||||
branch = stmpe
|
branch = stmpe
|
||||||
|
10
src/drivers/gfx/nvidia/Kconfig
Normal file
10
src/drivers/gfx/nvidia/Kconfig
Normal file
@ -0,0 +1,10 @@
|
|||||||
|
config DRIVERS_GFX_NVIDIA
|
||||||
|
bool
|
||||||
|
default n
|
||||||
|
help
|
||||||
|
Support for NVIDIA Optimus with GC6 3.0
|
||||||
|
|
||||||
|
config DRIVERS_GFX_NVIDIA_BRIDGE
|
||||||
|
hex "PCI bridge for the GPU device"
|
||||||
|
default 0x01
|
||||||
|
depends on DRIVERS_GFX_NVIDIA
|
5
src/drivers/gfx/nvidia/Makefile.inc
Normal file
5
src/drivers/gfx/nvidia/Makefile.inc
Normal file
@ -0,0 +1,5 @@
|
|||||||
|
# SPDX-License-Identifier: GPL-2.0-only
|
||||||
|
|
||||||
|
romstage-$(CONFIG_DRIVERS_GFX_NVIDIA) += romstage.c
|
||||||
|
|
||||||
|
ramstage-$(CONFIG_DRIVERS_GFX_NVIDIA) += nvidia.c
|
96
src/drivers/gfx/nvidia/acpi/coffeelake.asl
Normal file
96
src/drivers/gfx/nvidia/acpi/coffeelake.asl
Normal file
@ -0,0 +1,96 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
/* NVIDIA GC6 on CFL and CML CPU PCIe ports */
|
||||||
|
|
||||||
|
// Memory mapped PCI express config space
|
||||||
|
OperationRegion (PCIC, SystemMemory, CONFIG_ECAM_MMCONF_BASE_ADDRESS + (CONFIG_DRIVERS_GFX_NVIDIA_BRIDGE << 15), 0x1000)
|
||||||
|
|
||||||
|
Field (PCIC, ByteAcc, NoLock, Preserve) {
|
||||||
|
PVID, 16,
|
||||||
|
PDID, 16,
|
||||||
|
|
||||||
|
Offset (0x248),
|
||||||
|
, 7,
|
||||||
|
L23E, 1, /* L23_Rdy Entry Request */
|
||||||
|
L23R, 1, /* L23_Rdy to Detect Transition */
|
||||||
|
|
||||||
|
Offset (0xC20),
|
||||||
|
, 4,
|
||||||
|
P0AP, 2, /* Additional power savings */
|
||||||
|
|
||||||
|
Offset (0xC38),
|
||||||
|
, 3,
|
||||||
|
P0RM, 1, /* Robust squelch mechanism */
|
||||||
|
}
|
||||||
|
|
||||||
|
// Enter L23
|
||||||
|
Method (DL23, 0, Serialized) {
|
||||||
|
Printf(" GPU PORT DL23 START")
|
||||||
|
|
||||||
|
L23E = 1
|
||||||
|
Sleep (16)
|
||||||
|
Local0 = 0
|
||||||
|
While (L23E) {
|
||||||
|
If ((Local0 > 4)) {
|
||||||
|
Break
|
||||||
|
}
|
||||||
|
|
||||||
|
Sleep (16)
|
||||||
|
Local0++
|
||||||
|
}
|
||||||
|
|
||||||
|
P0RM = 1
|
||||||
|
P0AP = 3
|
||||||
|
|
||||||
|
Printf(" GPU PORT DL23 FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
// Exit L23
|
||||||
|
Method (L23D, 0, Serialized) {
|
||||||
|
Printf(" GPU PORT L23D START")
|
||||||
|
|
||||||
|
L23R = 1
|
||||||
|
Sleep (16)
|
||||||
|
Local0 = 0
|
||||||
|
While (L23R) {
|
||||||
|
If ((Local0 > 4)) {
|
||||||
|
Break
|
||||||
|
}
|
||||||
|
|
||||||
|
Sleep (16)
|
||||||
|
Local0++
|
||||||
|
}
|
||||||
|
|
||||||
|
P0RM = 0
|
||||||
|
P0AP = 0
|
||||||
|
|
||||||
|
Printf(" GPU PORT L23D FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
// Main power resource
|
||||||
|
PowerResource (PWRR, 0, 0) {
|
||||||
|
Name (_STA, 1)
|
||||||
|
|
||||||
|
Method (_ON, 0, Serialized) {
|
||||||
|
Printf("GPU PORT PWRR._ON")
|
||||||
|
|
||||||
|
^^DEV0._ON()
|
||||||
|
|
||||||
|
_STA = 1
|
||||||
|
}
|
||||||
|
|
||||||
|
Method (_OFF, 0, Serialized) {
|
||||||
|
Printf("GPU PORT PWRR._OFF")
|
||||||
|
|
||||||
|
^^DEV0._OFF()
|
||||||
|
|
||||||
|
_STA = 0
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
// Power resources for entering D0
|
||||||
|
Name (_PR0, Package () { PWRR })
|
||||||
|
|
||||||
|
// Power resources for entering D3
|
||||||
|
Name (_PR3, Package () { PWRR })
|
||||||
|
|
||||||
|
#include "common/gpu.asl"
|
22
src/drivers/gfx/nvidia/acpi/common/dsm.asl
Normal file
22
src/drivers/gfx/nvidia/acpi/common/dsm.asl
Normal file
@ -0,0 +1,22 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#define NV_ERROR_SUCCESS 0x0
|
||||||
|
#define NV_ERROR_UNSPECIFIED 0x80000001
|
||||||
|
#define NV_ERROR_UNSUPPORTED 0x80000002
|
||||||
|
|
||||||
|
#include "nvjt.asl"
|
||||||
|
|
||||||
|
Method (_DSM, 4, Serialized) {
|
||||||
|
Printf("GPU _DSM")
|
||||||
|
If (Arg0 == ToUUID (JT_DSM_GUID)) {
|
||||||
|
If (ToInteger(Arg1) >= JT_REVISION_ID_MIN) {
|
||||||
|
Return (NVJT(Arg2, Arg3))
|
||||||
|
} Else {
|
||||||
|
Printf(" Unsupported JT revision: %o", SFST(Arg1))
|
||||||
|
Return (NV_ERROR_UNSUPPORTED)
|
||||||
|
}
|
||||||
|
} Else {
|
||||||
|
Printf(" Unsupported GUID: %o", IDST(Arg0))
|
||||||
|
Return (NV_ERROR_UNSPECIFIED)
|
||||||
|
}
|
||||||
|
}
|
9
src/drivers/gfx/nvidia/acpi/common/gpu.asl
Normal file
9
src/drivers/gfx/nvidia/acpi/common/gpu.asl
Normal file
@ -0,0 +1,9 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
Device (DEV0) {
|
||||||
|
Name(_ADR, 0x00000000)
|
||||||
|
|
||||||
|
#include "utility.asl"
|
||||||
|
#include "dsm.asl"
|
||||||
|
#include "power.asl"
|
||||||
|
}
|
152
src/drivers/gfx/nvidia/acpi/common/nvjt.asl
Normal file
152
src/drivers/gfx/nvidia/acpi/common/nvjt.asl
Normal file
@ -0,0 +1,152 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#define JT_DSM_GUID "CBECA351-067B-4924-9CBD-B46B00B86F34"
|
||||||
|
#define JT_REVISION_ID_MIN 0x00000100
|
||||||
|
#define JT_REVISION_ID_MAX 0x00000200
|
||||||
|
#define JT_FUNC_SUPPORT 0x00000000
|
||||||
|
#define JT_FUNC_CAPS 0x00000001
|
||||||
|
#define JT_FUNC_POWERCONTROL 0x00000003
|
||||||
|
|
||||||
|
//TODO: SMI traps and EGIN/XCLM
|
||||||
|
#define JT_GPC_GSS 0 // Get current GPU GCx sleep status
|
||||||
|
#define JT_GPC_EGNS 1 // Enter GC6 without self-refresh
|
||||||
|
#define JT_GPC_EGIS 2 // Enter GC6 with self-refresh
|
||||||
|
#define JT_GPC_XGXS 3 // Exit GC6 and stop self-refresh
|
||||||
|
#define JT_GPC_XGIS 4 // Exit GC6 for self-refresh update
|
||||||
|
|
||||||
|
#define JT_DFGC_NONE 0 // Handle request immediately
|
||||||
|
#define JT_DFGC_DEFER 1 // Defer GPC and GPCX
|
||||||
|
//TODO #define JT_DFGC_CLEAR 2 // Clear pending requests
|
||||||
|
|
||||||
|
// Deferred GC6 enter/exit until D3-cold (saved DFGC)
|
||||||
|
Name(DFEN, 0)
|
||||||
|
|
||||||
|
// Deferred GC6 enter control (saved GPC)
|
||||||
|
Name(DFCI, 0)
|
||||||
|
|
||||||
|
// Deferred GC6 exit control (saved GPCX)
|
||||||
|
Name(DFCO, 0)
|
||||||
|
|
||||||
|
Method (NVJT, 2, Serialized) {
|
||||||
|
Printf(" GPU NVJT")
|
||||||
|
Switch (ToInteger(Arg0)) {
|
||||||
|
Case (JT_FUNC_SUPPORT) {
|
||||||
|
Printf(" Supported Functions")
|
||||||
|
Return(ITOB(
|
||||||
|
(1 << JT_FUNC_SUPPORT) |
|
||||||
|
(1 << JT_FUNC_CAPS) |
|
||||||
|
(1 << JT_FUNC_POWERCONTROL)
|
||||||
|
))
|
||||||
|
}
|
||||||
|
Case (JT_FUNC_CAPS) {
|
||||||
|
Printf(" Capabilities")
|
||||||
|
Return(ITOB(
|
||||||
|
(1 << 0) | // G-SYNC NSVR power-saving features are enabled
|
||||||
|
(1 << 1) | // NVSR disabled
|
||||||
|
(2 << 3) | // Panel power and backlight are on the suspend rail
|
||||||
|
(0 << 5) | // self-refresh controller remains powered while panel is powered
|
||||||
|
(0 << 6) | // FB is not on the suspend rail but is powered on in GC6
|
||||||
|
(0 << 8) | // Combined power rail for all GPUs
|
||||||
|
(0 << 10) | // External SPI ROM
|
||||||
|
(1 << 11) | // No SMI handler for kernel panic exit while in GC6
|
||||||
|
(0 << 12) | // Supports notify on GC6 state done
|
||||||
|
(1 << 13) | // Support deferred GC6
|
||||||
|
(1 << 14) | // Support fine-grained root port control
|
||||||
|
(2 << 15) | // GC6 version is GC6-R
|
||||||
|
(0 << 17) | // GC6 exit ISR is not supported
|
||||||
|
(0 << 18) | // GC6 self wakeup not supported
|
||||||
|
(JT_REVISION_ID_MAX << 20) // Highest revision supported
|
||||||
|
))
|
||||||
|
}
|
||||||
|
Case (JT_FUNC_POWERCONTROL) {
|
||||||
|
Printf(" Power Control: %o", SFST(Arg1))
|
||||||
|
|
||||||
|
CreateField (Arg1, 0, 3, GPC) // GPU power control
|
||||||
|
CreateField (Arg1, 4, 1, PPC) // Panel power control
|
||||||
|
CreateField (Arg1, 14, 2, DFGC) // Defer GC6 enter/exit until D3 cold
|
||||||
|
CreateField (Arg1, 16, 3, GPCX) // Deferred GC6 exit control
|
||||||
|
|
||||||
|
// Save deferred GC6 request
|
||||||
|
If ((ToInteger(GPC) != 0) || (ToInteger(DFGC) != 0)) {
|
||||||
|
DFEN = DFGC
|
||||||
|
DFCI = GPC
|
||||||
|
DFCO = GPCX
|
||||||
|
}
|
||||||
|
|
||||||
|
// Buffer to cache current state
|
||||||
|
Name (JTBF, Buffer (4) { 0, 0, 0, 0 })
|
||||||
|
CreateField (JTBF, 0, 3, CGCS) // Current GC state
|
||||||
|
CreateField (JTBF, 3, 1, CGPS) // Current GPU power status
|
||||||
|
CreateField (JTBF, 7, 1, CPSS) // Current panel and SRC state (0 when on)
|
||||||
|
|
||||||
|
// If doing deferred GC6 request, return now
|
||||||
|
If (ToInteger(DFGC) != 0) {
|
||||||
|
CGCS = 1
|
||||||
|
CGPS = 1
|
||||||
|
Return (JTBF)
|
||||||
|
}
|
||||||
|
|
||||||
|
// Apply requested state
|
||||||
|
Switch (ToInteger(GPC)) {
|
||||||
|
Case (JT_GPC_GSS) {
|
||||||
|
Printf(" Get current GPU GCx sleep status")
|
||||||
|
//TODO: include transitions!
|
||||||
|
If (GTXS(DGPU_RST_N)) {
|
||||||
|
// GPU powered on
|
||||||
|
CGCS = 1
|
||||||
|
CGPS = 1
|
||||||
|
} ElseIf (GTXS(DGPU_PWR_EN)) {
|
||||||
|
// GPU powered off, GC6
|
||||||
|
CGCS = 3
|
||||||
|
CGPS = 0
|
||||||
|
} Else {
|
||||||
|
// GPU powered off, D3 cold
|
||||||
|
CGCS = 2
|
||||||
|
CGPS = 0
|
||||||
|
}
|
||||||
|
}
|
||||||
|
Case (JT_GPC_EGNS) {
|
||||||
|
Printf(" Enter GC6 without self-refresh")
|
||||||
|
GC6I()
|
||||||
|
CPSS = 1
|
||||||
|
}
|
||||||
|
Case (JT_GPC_EGIS) {
|
||||||
|
Printf(" Enter GC6 with self-refresh")
|
||||||
|
GC6I()
|
||||||
|
If (ToInteger(PPC) == 0) {
|
||||||
|
CPSS = 0
|
||||||
|
}
|
||||||
|
}
|
||||||
|
Case (JT_GPC_XGXS) {
|
||||||
|
Printf(" Exit GC6 and stop self-refresh")
|
||||||
|
GC6O()
|
||||||
|
|
||||||
|
CGCS = 1
|
||||||
|
CGPS = 1
|
||||||
|
If (ToInteger(PPC) != 0) {
|
||||||
|
CPSS = 0
|
||||||
|
}
|
||||||
|
}
|
||||||
|
Case (JT_GPC_XGIS) {
|
||||||
|
Printf(" Exit GC6 for self-refresh update")
|
||||||
|
GC6O()
|
||||||
|
|
||||||
|
CGCS = 1
|
||||||
|
CGPS = 1
|
||||||
|
If (ToInteger(PPC) != 0) {
|
||||||
|
CPSS = 0
|
||||||
|
}
|
||||||
|
}
|
||||||
|
Default {
|
||||||
|
Printf(" Unsupported GPU power control: %o", SFST(GPC))
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
Return (JTBF)
|
||||||
|
}
|
||||||
|
Default {
|
||||||
|
Printf(" Unsupported function: %o", SFST(Arg0))
|
||||||
|
Return (NV_ERROR_UNSUPPORTED)
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
120
src/drivers/gfx/nvidia/acpi/common/power.asl
Normal file
120
src/drivers/gfx/nvidia/acpi/common/power.asl
Normal file
@ -0,0 +1,120 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
//TODO: evaluate sleeps
|
||||||
|
|
||||||
|
OperationRegion (PCIC, PCI_Config, 0x00, 0xFF)
|
||||||
|
Field (PCIC, DwordAcc, NoLock, Preserve) {
|
||||||
|
Offset (0x40),
|
||||||
|
SSID, 32, // Subsystem vendor and product ID
|
||||||
|
}
|
||||||
|
|
||||||
|
// Enter GC6
|
||||||
|
Method(GC6I, 0, Serialized) {
|
||||||
|
Printf(" GPU GC6I START")
|
||||||
|
|
||||||
|
// Enter L23
|
||||||
|
^^DL23()
|
||||||
|
Sleep(5)
|
||||||
|
|
||||||
|
// Put GPU into reset
|
||||||
|
Printf(" Put GPU into reset")
|
||||||
|
CTXS(DGPU_RST_N)
|
||||||
|
Sleep(5)
|
||||||
|
|
||||||
|
Printf(" GPU GC6I FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
// Exit GC6
|
||||||
|
Method(GC6O, 0, Serialized) {
|
||||||
|
Printf(" GPU GC6O START")
|
||||||
|
|
||||||
|
// Bring GPU out of reset
|
||||||
|
Printf(" Bring GPU out of reset")
|
||||||
|
STXS(DGPU_RST_N)
|
||||||
|
Sleep(5)
|
||||||
|
|
||||||
|
// Exit L23
|
||||||
|
^^L23D()
|
||||||
|
Sleep(5)
|
||||||
|
|
||||||
|
Printf(" GPU GC6O FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
Method (_ON, 0, Serialized) {
|
||||||
|
Printf(" GPU _ON START")
|
||||||
|
|
||||||
|
If (DFEN == JT_DFGC_DEFER) {
|
||||||
|
Switch (ToInteger(DFCO)) {
|
||||||
|
Case (JT_GPC_XGXS) {
|
||||||
|
Printf(" Exit GC6 and stop self-refresh")
|
||||||
|
GC6O()
|
||||||
|
}
|
||||||
|
Default {
|
||||||
|
Printf(" Unsupported DFCO: %o", SFST(DFCO))
|
||||||
|
}
|
||||||
|
}
|
||||||
|
DFEN = JT_DFGC_NONE
|
||||||
|
} Else {
|
||||||
|
Printf(" Standard RTD3 power on")
|
||||||
|
STXS(DGPU_PWR_EN)
|
||||||
|
Sleep(5)
|
||||||
|
GC6O()
|
||||||
|
}
|
||||||
|
|
||||||
|
Printf(" GPU _ON FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
Method (_OFF, 0, Serialized) {
|
||||||
|
Printf(" GPU _OFF START")
|
||||||
|
|
||||||
|
If (DFEN == JT_DFGC_DEFER) {
|
||||||
|
Switch (ToInteger(DFCI)) {
|
||||||
|
Case (JT_GPC_EGNS) {
|
||||||
|
Printf(" Enter GC6 without self-refresh")
|
||||||
|
GC6I()
|
||||||
|
}
|
||||||
|
Case (JT_GPC_EGIS) {
|
||||||
|
Printf(" Enter GC6 with self-refresh")
|
||||||
|
GC6I()
|
||||||
|
}
|
||||||
|
Default {
|
||||||
|
Printf(" Unsupported DFCI: %o", SFST(DFCI))
|
||||||
|
}
|
||||||
|
}
|
||||||
|
DFEN = JT_DFGC_NONE
|
||||||
|
} Else {
|
||||||
|
Printf(" Standard RTD3 power off")
|
||||||
|
GC6I()
|
||||||
|
CTXS(DGPU_PWR_EN)
|
||||||
|
Sleep(5)
|
||||||
|
}
|
||||||
|
|
||||||
|
Printf(" GPU _OFF FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
// Main power resource
|
||||||
|
PowerResource (PWRR, 0, 0) {
|
||||||
|
Name (_STA, 1)
|
||||||
|
|
||||||
|
Method (_ON, 0, Serialized) {
|
||||||
|
Printf("GPU PWRR._ON")
|
||||||
|
|
||||||
|
// Restore SSID
|
||||||
|
^^SSID = DGPU_SSID
|
||||||
|
Printf(" Restore SSID: %o", SFST(^^SSID))
|
||||||
|
|
||||||
|
_STA = 1
|
||||||
|
}
|
||||||
|
|
||||||
|
Method (_OFF, 0, Serialized) {
|
||||||
|
Printf("GPU PWRR._OFF")
|
||||||
|
|
||||||
|
_STA = 0
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
// Power resources for entering D0
|
||||||
|
Name (_PR0, Package () { PWRR })
|
||||||
|
|
||||||
|
// Power resources for entering D3
|
||||||
|
Name (_PR3, Package () { PWRR })
|
63
src/drivers/gfx/nvidia/acpi/common/utility.asl
Normal file
63
src/drivers/gfx/nvidia/acpi/common/utility.asl
Normal file
@ -0,0 +1,63 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
// Convert a byte to a hex string, trimming extra parts
|
||||||
|
Method (BHEX, 1) {
|
||||||
|
Local0 = ToHexString(Arg0)
|
||||||
|
Return (Mid(Local0, SizeOf(Local0) - 2, 2))
|
||||||
|
}
|
||||||
|
|
||||||
|
// UUID to string
|
||||||
|
Method (IDST, 1) {
|
||||||
|
Local0 = ""
|
||||||
|
Fprintf(
|
||||||
|
Local0,
|
||||||
|
"%o%o%o%o-%o%o-%o%o-%o%o-%o%o%o%o%o%o",
|
||||||
|
BHEX(DerefOf(Arg0[3])),
|
||||||
|
BHEX(DerefOf(Arg0[2])),
|
||||||
|
BHEX(DerefOf(Arg0[1])),
|
||||||
|
BHEX(DerefOf(Arg0[0])),
|
||||||
|
BHEX(DerefOf(Arg0[5])),
|
||||||
|
BHEX(DerefOf(Arg0[4])),
|
||||||
|
BHEX(DerefOf(Arg0[7])),
|
||||||
|
BHEX(DerefOf(Arg0[6])),
|
||||||
|
BHEX(DerefOf(Arg0[8])),
|
||||||
|
BHEX(DerefOf(Arg0[9])),
|
||||||
|
BHEX(DerefOf(Arg0[10])),
|
||||||
|
BHEX(DerefOf(Arg0[11])),
|
||||||
|
BHEX(DerefOf(Arg0[12])),
|
||||||
|
BHEX(DerefOf(Arg0[13])),
|
||||||
|
BHEX(DerefOf(Arg0[14])),
|
||||||
|
BHEX(DerefOf(Arg0[15]))
|
||||||
|
)
|
||||||
|
Return (Local0)
|
||||||
|
}
|
||||||
|
|
||||||
|
// Safe hex conversion, checks type first
|
||||||
|
Method (SFST, 1) {
|
||||||
|
Local0 = ObjectType(Arg0)
|
||||||
|
If (Local0 == 1 || Local0 == 2 || Local0 == 3) {
|
||||||
|
Return (ToHexString(Arg0))
|
||||||
|
} Else {
|
||||||
|
Return (Concatenate("Type: ", Arg0))
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
// Convert from 4-byte buffer to 32-bit integer
|
||||||
|
Method (BTOI, 1) {
|
||||||
|
Return(
|
||||||
|
DerefOf(Arg0[0]) |
|
||||||
|
(DerefOf(Arg0[1]) << 8) |
|
||||||
|
(DerefOf(Arg0[2]) << 16) |
|
||||||
|
(DerefOf(Arg0[3]) << 24)
|
||||||
|
)
|
||||||
|
}
|
||||||
|
|
||||||
|
// Convert from 32-bit integer to 4-byte buffer
|
||||||
|
Method (ITOB, 1) {
|
||||||
|
Local0 = Buffer(4) { 0, 0, 0, 0 }
|
||||||
|
Local0[0] = Arg0 & 0xFF
|
||||||
|
Local0[1] = (Arg0 >> 8) & 0xFF
|
||||||
|
Local0[2] = (Arg0 >> 16) & 0xFF
|
||||||
|
Local0[3] = (Arg0 >> 24) & 0xFF
|
||||||
|
Return (Local0)
|
||||||
|
}
|
140
src/drivers/gfx/nvidia/acpi/tigerlake.asl
Normal file
140
src/drivers/gfx/nvidia/acpi/tigerlake.asl
Normal file
@ -0,0 +1,140 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
/* NVIDIA GC6 on (TGL and ADL) (CPU and PCH) PCIe ports */
|
||||||
|
|
||||||
|
// Port mapped PCI express config space
|
||||||
|
OperationRegion (PCIC, PCI_Config, 0x00, 0xFF)
|
||||||
|
|
||||||
|
Field (PCIC, AnyAcc, NoLock, Preserve) {
|
||||||
|
Offset(0x52), /* LSTS - Link Status Register */
|
||||||
|
, 13,
|
||||||
|
LASX, 1, /* 0, Link Active Status */
|
||||||
|
|
||||||
|
Offset(0x60), /* RSTS - Root Status Register */
|
||||||
|
, 16,
|
||||||
|
PSPX, 1, /* 16, PME Status */
|
||||||
|
|
||||||
|
Offset(0xD8), /* 0xD8, MPC - Miscellaneous Port Configuration Register */
|
||||||
|
, 30,
|
||||||
|
HPEX, 1, /* 30, Hot Plug SCI Enable */
|
||||||
|
PMEX, 1, /* 31, Power Management SCI Enable */
|
||||||
|
|
||||||
|
Offset (0xE0), /* 0xE0, SPR - Scratch Pad Register */
|
||||||
|
SCB0, 1, /* Scratch bit 0 */
|
||||||
|
|
||||||
|
Offset(0xE2), /* 0xE2, RPPGEN - Root Port Power Gating Enable */
|
||||||
|
, 2,
|
||||||
|
L23E, 1, /* 2, L23_Rdy Entry Request (L23ER) */
|
||||||
|
L23R, 1, /* 3, L23_Rdy to Detect Transition (L23R2DT) */
|
||||||
|
}
|
||||||
|
|
||||||
|
Field (PCIC, AnyAcc, NoLock, WriteAsZeros) {
|
||||||
|
Offset(0xDC), /* 0xDC, SMSCS - SMI/SCI Status Register */
|
||||||
|
, 30,
|
||||||
|
HPSX, 1, /* 30, Hot Plug SCI Status */
|
||||||
|
PMSX, 1 /* 31, Power Management SCI Status */
|
||||||
|
}
|
||||||
|
|
||||||
|
// Enter L23
|
||||||
|
Method (DL23, 0, Serialized) {
|
||||||
|
Printf(" GPU PORT DL23 START")
|
||||||
|
|
||||||
|
L23E = 1
|
||||||
|
Sleep (16)
|
||||||
|
Local0 = 0
|
||||||
|
While (L23E) {
|
||||||
|
If ((Local0 > 4)) {
|
||||||
|
Break
|
||||||
|
}
|
||||||
|
|
||||||
|
Sleep (16)
|
||||||
|
Local0++
|
||||||
|
}
|
||||||
|
SCB0 = 1
|
||||||
|
|
||||||
|
Printf(" GPU PORT DL23 FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
// Exit L23
|
||||||
|
Method (L23D, 0, Serialized) {
|
||||||
|
Printf(" GPU PORT L23D START")
|
||||||
|
|
||||||
|
If ((SCB0 == 1)) {
|
||||||
|
L23R = 1
|
||||||
|
Local0 = 0
|
||||||
|
While (L23R) {
|
||||||
|
If ((Local0 > 4)) {
|
||||||
|
Break
|
||||||
|
}
|
||||||
|
Sleep (16)
|
||||||
|
Local0++
|
||||||
|
}
|
||||||
|
|
||||||
|
SCB0 = 0
|
||||||
|
Local0 = 0
|
||||||
|
While ((LASX == 0)) {
|
||||||
|
If ((Local0 > 8)) {
|
||||||
|
Break
|
||||||
|
}
|
||||||
|
Sleep (16)
|
||||||
|
Local0++
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
Printf(" GPU PORT L23D FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
Method (HPME, 0, Serialized) {
|
||||||
|
Printf(" GPU PORT HPME START")
|
||||||
|
|
||||||
|
If (PMSX == 1) {
|
||||||
|
Printf(" Notify GPU driver of PME SCI")
|
||||||
|
Notify(DEV0, 0x2)
|
||||||
|
Printf(" Clear PME SCI")
|
||||||
|
PMSX = 1
|
||||||
|
Printf(" Consume PME notification")
|
||||||
|
PSPX = 1
|
||||||
|
}
|
||||||
|
|
||||||
|
Printf(" GPU PORT HPME FINISH")
|
||||||
|
}
|
||||||
|
|
||||||
|
// Main power resource
|
||||||
|
PowerResource (PWRR, 0, 0) {
|
||||||
|
Name (_STA, 1)
|
||||||
|
|
||||||
|
Method (_ON, 0, Serialized) {
|
||||||
|
Printf("GPU PORT PWRR._ON")
|
||||||
|
|
||||||
|
HPME();
|
||||||
|
If (PMEX == 1) {
|
||||||
|
Printf(" Disable power management SCI")
|
||||||
|
PMEX = 0
|
||||||
|
}
|
||||||
|
|
||||||
|
^^DEV0._ON()
|
||||||
|
|
||||||
|
_STA = 1
|
||||||
|
}
|
||||||
|
|
||||||
|
Method (_OFF, 0, Serialized) {
|
||||||
|
Printf("GPU PORT PWRR._OFF")
|
||||||
|
|
||||||
|
^^DEV0._OFF()
|
||||||
|
|
||||||
|
If (PMEX == 0) {
|
||||||
|
Printf(" Enable power management SCI")
|
||||||
|
PMEX = 1
|
||||||
|
HPME()
|
||||||
|
}
|
||||||
|
|
||||||
|
_STA = 0
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
// Power resources for entering D0
|
||||||
|
Name (_PR0, Package () { PWRR })
|
||||||
|
|
||||||
|
// Power resources for entering D3
|
||||||
|
Name (_PR3, Package () { PWRR })
|
||||||
|
|
||||||
|
#include "common/gpu.asl"
|
10
src/drivers/gfx/nvidia/chip.h
Normal file
10
src/drivers/gfx/nvidia/chip.h
Normal file
@ -0,0 +1,10 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#ifndef _DRIVERS_GFX_NVIDIA_CHIP_H_
|
||||||
|
#define _DRIVERS_GFX_NVIDIA_CHIP_H_
|
||||||
|
|
||||||
|
struct drivers_gfx_nvidia_config {
|
||||||
|
/* TODO: Set GPIOs in devicetree? */
|
||||||
|
};
|
||||||
|
|
||||||
|
#endif /* _DRIVERS_GFX_NVIDIA_CHIP_H_ */
|
19
src/drivers/gfx/nvidia/gpu.h
Normal file
19
src/drivers/gfx/nvidia/gpu.h
Normal file
@ -0,0 +1,19 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#ifndef _DRIVERS_GFX_NVIDIA_GPU_H_
|
||||||
|
#define _DRIVERS_GFX_NVIDIA_GPU_H_
|
||||||
|
|
||||||
|
#include <stdbool.h>
|
||||||
|
|
||||||
|
struct nvidia_gpu_config {
|
||||||
|
/* GPIO for GPU_PWR_EN */
|
||||||
|
unsigned int power_gpio;
|
||||||
|
/* GPIO for GPU_RST# */
|
||||||
|
unsigned int reset_gpio;
|
||||||
|
/* Enable or disable GPU power */
|
||||||
|
bool enable;
|
||||||
|
};
|
||||||
|
|
||||||
|
void nvidia_set_power(const struct nvidia_gpu_config *config);
|
||||||
|
|
||||||
|
#endif /* _DRIVERS_NVIDIA_GPU_H_ */
|
67
src/drivers/gfx/nvidia/nvidia.c
Normal file
67
src/drivers/gfx/nvidia/nvidia.c
Normal file
@ -0,0 +1,67 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include "chip.h"
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <device/device.h>
|
||||||
|
#include <device/pci.h>
|
||||||
|
|
||||||
|
#define NVIDIA_SUBSYSTEM_ID_OFFSET 0x40
|
||||||
|
|
||||||
|
static void nvidia_read_resources(struct device *dev)
|
||||||
|
{
|
||||||
|
printk(BIOS_DEBUG, "%s: %s\n", __func__, dev_path(dev));
|
||||||
|
|
||||||
|
pci_dev_read_resources(dev);
|
||||||
|
|
||||||
|
// Find all BARs on GPU, mark them above 4g if prefetchable
|
||||||
|
for (int bar = PCI_BASE_ADDRESS_0; bar <= PCI_BASE_ADDRESS_5; bar += 4) {
|
||||||
|
struct resource *res = probe_resource(dev, bar);
|
||||||
|
|
||||||
|
if (res) {
|
||||||
|
if (res->flags & IORESOURCE_PREFETCH) {
|
||||||
|
printk(BIOS_INFO, " BAR at 0x%02x marked above 4g\n", bar);
|
||||||
|
res->flags |= IORESOURCE_ABOVE_4G;
|
||||||
|
} else {
|
||||||
|
printk(BIOS_DEBUG, " BAR at 0x%02x not prefetch\n", bar);
|
||||||
|
}
|
||||||
|
} else {
|
||||||
|
printk(BIOS_DEBUG, " BAR at 0x%02x not found\n", bar);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
static void nvidia_set_subsystem(struct device *dev, unsigned int vendor, unsigned int device)
|
||||||
|
{
|
||||||
|
pci_write_config32(dev, NVIDIA_SUBSYSTEM_ID_OFFSET,
|
||||||
|
((device & 0xffff) << 16) | (vendor & 0xffff));
|
||||||
|
}
|
||||||
|
|
||||||
|
static struct pci_operations nvidia_device_ops_pci = {
|
||||||
|
.set_subsystem = nvidia_set_subsystem,
|
||||||
|
};
|
||||||
|
|
||||||
|
static struct device_operations nvidia_device_ops = {
|
||||||
|
.read_resources = nvidia_read_resources,
|
||||||
|
.set_resources = pci_dev_set_resources,
|
||||||
|
.enable_resources = pci_dev_enable_resources,
|
||||||
|
#if CONFIG(HAVE_ACPI_TABLES)
|
||||||
|
.write_acpi_tables = pci_rom_write_acpi_tables,
|
||||||
|
.acpi_fill_ssdt = pci_rom_ssdt,
|
||||||
|
#endif
|
||||||
|
.init = pci_dev_init,
|
||||||
|
.ops_pci = &nvidia_device_ops_pci,
|
||||||
|
|
||||||
|
};
|
||||||
|
|
||||||
|
static void nvidia_enable(struct device *dev)
|
||||||
|
{
|
||||||
|
if (!dev->enabled || dev->path.type != DEVICE_PATH_PCI)
|
||||||
|
return;
|
||||||
|
|
||||||
|
dev->ops = &nvidia_device_ops;
|
||||||
|
}
|
||||||
|
|
||||||
|
struct chip_operations drivers_gfx_nvidia_ops = {
|
||||||
|
CHIP_NAME("NVIDIA Optimus graphics device")
|
||||||
|
.enable_dev = nvidia_enable
|
||||||
|
};
|
33
src/drivers/gfx/nvidia/romstage.c
Normal file
33
src/drivers/gfx/nvidia/romstage.c
Normal file
@ -0,0 +1,33 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <console/console.h>
|
||||||
|
#include <delay.h>
|
||||||
|
#include <device/device.h>
|
||||||
|
#include <device/pci.h>
|
||||||
|
#include <gpio.h>
|
||||||
|
#include "chip.h"
|
||||||
|
#include "gpu.h"
|
||||||
|
|
||||||
|
void nvidia_set_power(const struct nvidia_gpu_config *config)
|
||||||
|
{
|
||||||
|
if (!config->power_gpio || !config->reset_gpio) {
|
||||||
|
printk(BIOS_ERR, "%s: GPU_PWR_EN and GPU_RST# must be set\n", __func__);
|
||||||
|
return;
|
||||||
|
}
|
||||||
|
|
||||||
|
printk(BIOS_DEBUG, "%s: GPU_PWR_EN = %d\n", __func__, config->power_gpio);
|
||||||
|
printk(BIOS_DEBUG, "%s: GPU_RST# = %d\n", __func__, config->reset_gpio);
|
||||||
|
|
||||||
|
gpio_set(config->reset_gpio, 0);
|
||||||
|
mdelay(4);
|
||||||
|
|
||||||
|
if (config->enable) {
|
||||||
|
gpio_set(config->power_gpio, 1);
|
||||||
|
mdelay(4);
|
||||||
|
gpio_set(config->reset_gpio, 1);
|
||||||
|
} else {
|
||||||
|
gpio_set(config->power_gpio, 0);
|
||||||
|
}
|
||||||
|
|
||||||
|
mdelay(4);
|
||||||
|
}
|
@ -6,7 +6,7 @@ config EC_SYSTEM76_EC
|
|||||||
config EC_SYSTEM76_EC_BAT_THRESHOLDS
|
config EC_SYSTEM76_EC_BAT_THRESHOLDS
|
||||||
depends on EC_SYSTEM76_EC
|
depends on EC_SYSTEM76_EC
|
||||||
bool
|
bool
|
||||||
default n
|
default y
|
||||||
|
|
||||||
config EC_SYSTEM76_EC_COLOR_KEYBOARD
|
config EC_SYSTEM76_EC_COLOR_KEYBOARD
|
||||||
depends on EC_SYSTEM76_EC
|
depends on EC_SYSTEM76_EC
|
||||||
|
@ -10,6 +10,8 @@
|
|||||||
Device (S76D) {
|
Device (S76D) {
|
||||||
Name (_HID, "17761776")
|
Name (_HID, "17761776")
|
||||||
Name (_UID, 0)
|
Name (_UID, 0)
|
||||||
|
/* Hide the device so that Windows does not complain on missing driver */
|
||||||
|
Name (_STA, 0xB)
|
||||||
|
|
||||||
Method (RSET, 0, Serialized) {
|
Method (RSET, 0, Serialized) {
|
||||||
Debug = "S76D: RSET"
|
Debug = "S76D: RSET"
|
||||||
|
@ -44,7 +44,8 @@
|
|||||||
#define CPUID_COMETLAKE_H_S_6_2_G0 0xa0650
|
#define CPUID_COMETLAKE_H_S_6_2_G0 0xa0650
|
||||||
#define CPUID_COMETLAKE_H_S_6_2_G1 0xa0653
|
#define CPUID_COMETLAKE_H_S_6_2_G1 0xa0653
|
||||||
#define CPUID_COMETLAKE_H_S_10_2_P0 0xa0651
|
#define CPUID_COMETLAKE_H_S_10_2_P0 0xa0651
|
||||||
#define CPUID_COMETLAKE_H_S_10_2_Q0_P1 0xa0654
|
#define CPUID_COMETLAKE_H_S_10_2_P1 0xa0654
|
||||||
|
#define CPUID_COMETLAKE_H_S_10_2_Q0 0xa0655
|
||||||
#define CPUID_TIGERLAKE_A0 0x806c0
|
#define CPUID_TIGERLAKE_A0 0x806c0
|
||||||
#define CPUID_TIGERLAKE_B0 0x806c1
|
#define CPUID_TIGERLAKE_B0 0x806c1
|
||||||
#define CPUID_TIGERLAKE_R0 0x806d1
|
#define CPUID_TIGERLAKE_R0 0x806d1
|
||||||
@ -59,4 +60,6 @@
|
|||||||
#define CPUID_ALDERLAKE_N_A0 0xb06e0
|
#define CPUID_ALDERLAKE_N_A0 0xb06e0
|
||||||
#define CPUID_METEORLAKE_A0_1 0xa06a0
|
#define CPUID_METEORLAKE_A0_1 0xa06a0
|
||||||
#define CPUID_METEORLAKE_A0_2 0xa06a1
|
#define CPUID_METEORLAKE_A0_2 0xa06a1
|
||||||
|
#define CPUID_RAPTORLAKE_P_J0 0xb06a2
|
||||||
|
|
||||||
#endif /* CPU_INTEL_CPU_IDS_H */
|
#endif /* CPU_INTEL_CPU_IDS_H */
|
||||||
|
@ -3008,8 +3008,6 @@
|
|||||||
#define PCI_DID_INTEL_ADP_P_ESPI_29 0x7a1d
|
#define PCI_DID_INTEL_ADP_P_ESPI_29 0x7a1d
|
||||||
#define PCI_DID_INTEL_ADP_P_ESPI_30 0x7a1e
|
#define PCI_DID_INTEL_ADP_P_ESPI_30 0x7a1e
|
||||||
#define PCI_DID_INTEL_ADP_P_ESPI_31 0x7a1f
|
#define PCI_DID_INTEL_ADP_P_ESPI_31 0x7a1f
|
||||||
#define PCI_DID_INTEL_ADP_P_ESPI_32 0x5181
|
|
||||||
#define PCI_DID_INTEL_ADP_P_ESPI_33 0x5182
|
|
||||||
#define PCI_DID_INTEL_ADP_S_ESPI_0 0x7a80
|
#define PCI_DID_INTEL_ADP_S_ESPI_0 0x7a80
|
||||||
#define PCI_DID_INTEL_ADP_S_ESPI_1 0x7a81
|
#define PCI_DID_INTEL_ADP_S_ESPI_1 0x7a81
|
||||||
#define PCI_DID_INTEL_ADP_S_ESPI_2 0x7a82
|
#define PCI_DID_INTEL_ADP_S_ESPI_2 0x7a82
|
||||||
@ -3074,7 +3072,6 @@
|
|||||||
#define PCI_DID_INTEL_ADP_M_N_ESPI_29 0x549d
|
#define PCI_DID_INTEL_ADP_M_N_ESPI_29 0x549d
|
||||||
#define PCI_DID_INTEL_ADP_M_N_ESPI_30 0x549e
|
#define PCI_DID_INTEL_ADP_M_N_ESPI_30 0x549e
|
||||||
#define PCI_DID_INTEL_ADP_M_N_ESPI_31 0x549f
|
#define PCI_DID_INTEL_ADP_M_N_ESPI_31 0x549f
|
||||||
#define PCI_DID_INTEL_ADP_M_ESPI_32 0x5186
|
|
||||||
#define PCI_DID_INTEL_SPR_ESPI_1 0x1b80
|
#define PCI_DID_INTEL_SPR_ESPI_1 0x1b80
|
||||||
#define PCI_DID_INTEL_MTL_ESPI_0 0x7e00
|
#define PCI_DID_INTEL_MTL_ESPI_0 0x7e00
|
||||||
#define PCI_DID_INTEL_MTL_ESPI_1 0x7e01
|
#define PCI_DID_INTEL_MTL_ESPI_1 0x7e01
|
||||||
@ -3084,6 +3081,38 @@
|
|||||||
#define PCI_DID_INTEL_MTL_ESPI_5 0x7e05
|
#define PCI_DID_INTEL_MTL_ESPI_5 0x7e05
|
||||||
#define PCI_DID_INTEL_MTL_ESPI_6 0x7e06
|
#define PCI_DID_INTEL_MTL_ESPI_6 0x7e06
|
||||||
#define PCI_DID_INTEL_MTL_ESPI_7 0x7e07
|
#define PCI_DID_INTEL_MTL_ESPI_7 0x7e07
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_0 0x5180
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ADP_P_ESPI_1 0x5181
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ADP_P_ESPI_2 0x5182
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_3 0x5183
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_4 0x5184
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_5 0x5185
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ADP_M_ESPI_6 0x5186
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_7 0x5187
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_8 0x5188
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_9 0x5189
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_10 0x518a
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_11 0x518b
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_12 0x518c
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_13 0x518d
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_14 0x518e
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_15 0x518f
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_16 0x5190
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_17 0x5191
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_18 0x5192
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_19 0x5193
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_20 0x5194
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_21 0x5195
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_22 0x5196
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_23 0x5197
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_24 0x5198
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_25 0x5199
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_26 0x519a
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_27 0x519b
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_28 0x519c
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_29 0x519d
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_30 0x519e
|
||||||
|
#define PCI_DID_INTEL_RPP_P_ESPI_31 0x519f
|
||||||
|
|
||||||
/* Intel PCIE device ids */
|
/* Intel PCIE device ids */
|
||||||
#define PCI_DID_INTEL_LPT_H_PCIE_RP1 0x8c10
|
#define PCI_DID_INTEL_LPT_H_PCIE_RP1 0x8c10
|
||||||
@ -3434,6 +3463,10 @@
|
|||||||
#define PCI_DID_INTEL_MTL_IOE_P_PCIE_RP11 0x7ecb
|
#define PCI_DID_INTEL_MTL_IOE_P_PCIE_RP11 0x7ecb
|
||||||
#define PCI_DID_INTEL_MTL_IOE_P_PCIE_RP12 0x7ecc
|
#define PCI_DID_INTEL_MTL_IOE_P_PCIE_RP12 0x7ecc
|
||||||
|
|
||||||
|
#define PCI_DID_INTEL_RPL_P_PCIE_RP1 0xa74d
|
||||||
|
#define PCI_DID_INTEL_RPL_P_PCIE_RP2 0xa70d
|
||||||
|
#define PCI_DID_INTEL_RPL_P_PCIE_RP3 0xa72d
|
||||||
|
|
||||||
/* Intel SATA device Ids */
|
/* Intel SATA device Ids */
|
||||||
#define PCI_DID_INTEL_LPT_H_DESKTOP_SATA_IDE 0x8c00
|
#define PCI_DID_INTEL_LPT_H_DESKTOP_SATA_IDE 0x8c00
|
||||||
#define PCI_DID_INTEL_LPT_H_DESKTOP_SATA_AHCI 0x8c02
|
#define PCI_DID_INTEL_LPT_H_DESKTOP_SATA_AHCI 0x8c02
|
||||||
@ -3506,6 +3539,8 @@
|
|||||||
#define PCI_DID_INTEL_ADP_M_SATA_2 0x54d7
|
#define PCI_DID_INTEL_ADP_M_SATA_2 0x54d7
|
||||||
#define PCI_DID_INTEL_ADP_M_SATA_3 0x282a
|
#define PCI_DID_INTEL_ADP_M_SATA_3 0x282a
|
||||||
#define PCI_DID_INTEL_MTL_SATA 0x7e63
|
#define PCI_DID_INTEL_MTL_SATA 0x7e63
|
||||||
|
#define PCI_DID_INTEL_RPP_P_SATA_1 0x51d3
|
||||||
|
#define PCI_DID_INTEL_RPP_P_SATA_2 0x51d7
|
||||||
|
|
||||||
/* Intel PMC device Ids */
|
/* Intel PMC device Ids */
|
||||||
#define PCI_DID_INTEL_SPT_LP_PMC 0x9d21
|
#define PCI_DID_INTEL_SPT_LP_PMC 0x9d21
|
||||||
@ -3530,6 +3565,7 @@
|
|||||||
#define PCI_DID_INTEL_MTL_SOC_PMC 0x7e21
|
#define PCI_DID_INTEL_MTL_SOC_PMC 0x7e21
|
||||||
#define PCI_DID_INTEL_MTL_IOE_M_PMC 0x7ebe
|
#define PCI_DID_INTEL_MTL_IOE_M_PMC 0x7ebe
|
||||||
#define PCI_DID_INTEL_MTL_IOE_P_PMC 0x7ece
|
#define PCI_DID_INTEL_MTL_IOE_P_PMC 0x7ece
|
||||||
|
#define PCI_DID_INTEL_RPP_P_PMC 0x51a1
|
||||||
|
|
||||||
/* Intel I2C device Ids */
|
/* Intel I2C device Ids */
|
||||||
#define PCI_DID_INTEL_LPT_LP_I2C0 0x9c61
|
#define PCI_DID_INTEL_LPT_LP_I2C0 0x9c61
|
||||||
@ -3959,6 +3995,9 @@
|
|||||||
#define PCI_DID_INTEL_MTL_M_GT2 0x7d40
|
#define PCI_DID_INTEL_MTL_M_GT2 0x7d40
|
||||||
#define PCI_DID_INTEL_MTL_P_GT2_1 0x7d50
|
#define PCI_DID_INTEL_MTL_P_GT2_1 0x7d50
|
||||||
#define PCI_DID_INTEL_MTL_P_GT2_2 0x7d60
|
#define PCI_DID_INTEL_MTL_P_GT2_2 0x7d60
|
||||||
|
#define PCI_DID_INTEL_RPL_P_GT1 0xa720
|
||||||
|
#define PCI_DID_INTEL_RPL_P_GT2 0xa7a8
|
||||||
|
#define PCI_DID_INTEL_RPL_P_GT3 0xa7a0
|
||||||
|
|
||||||
|
|
||||||
/* Intel Northbridge Ids */
|
/* Intel Northbridge Ids */
|
||||||
@ -4079,6 +4118,8 @@
|
|||||||
#define PCI_DID_INTEL_MTL_M_ID 0x7D00
|
#define PCI_DID_INTEL_MTL_M_ID 0x7D00
|
||||||
#define PCI_DID_INTEL_MTL_P_ID_1 0x7D01
|
#define PCI_DID_INTEL_MTL_P_ID_1 0x7D01
|
||||||
#define PCI_DID_INTEL_MTL_P_ID_2 0x7D02
|
#define PCI_DID_INTEL_MTL_P_ID_2 0x7D02
|
||||||
|
#define PCI_DID_INTEL_RPL_P_ID_1 0xa706
|
||||||
|
#define PCI_DID_INTEL_RPL_P_ID_2 0xa707
|
||||||
|
|
||||||
/* Intel SMBUS device Ids */
|
/* Intel SMBUS device Ids */
|
||||||
#define PCI_DID_INTEL_LPT_H_SMBUS 0x8c22
|
#define PCI_DID_INTEL_LPT_H_SMBUS 0x8c22
|
||||||
@ -4102,6 +4143,7 @@
|
|||||||
#define PCI_DID_INTEL_ADP_S_SMBUS 0x7aa3
|
#define PCI_DID_INTEL_ADP_S_SMBUS 0x7aa3
|
||||||
#define PCI_DID_INTEL_ADP_M_N_SMBUS 0x54a3
|
#define PCI_DID_INTEL_ADP_M_N_SMBUS 0x54a3
|
||||||
#define PCI_DID_INTEL_MTL_SMBUS 0x7e22
|
#define PCI_DID_INTEL_MTL_SMBUS 0x7e22
|
||||||
|
#define PCI_DID_INTEL_RPP_P_SMBUS 0x51a3
|
||||||
|
|
||||||
/* Intel EHCI device IDs */
|
/* Intel EHCI device IDs */
|
||||||
#define PCI_DID_INTEL_LPT_H_EHCI_1 0x8c26
|
#define PCI_DID_INTEL_LPT_H_EHCI_1 0x8c26
|
||||||
@ -4137,6 +4179,7 @@
|
|||||||
#define PCI_DID_INTEL_MTL_XHCI 0x7e7d
|
#define PCI_DID_INTEL_MTL_XHCI 0x7e7d
|
||||||
#define PCI_DID_INTEL_MTL_M_TCSS_XHCI 0x7eb0
|
#define PCI_DID_INTEL_MTL_M_TCSS_XHCI 0x7eb0
|
||||||
#define PCI_DID_INTEL_MTL_P_TCSS_XHCI 0x7ec0
|
#define PCI_DID_INTEL_MTL_P_TCSS_XHCI 0x7ec0
|
||||||
|
#define PCI_DID_INTEL_RPP_P_TCSS_XHCI 0xa71e
|
||||||
|
|
||||||
/* Intel P2SB device Ids */
|
/* Intel P2SB device Ids */
|
||||||
#define PCI_DID_INTEL_APL_P2SB 0x5a92
|
#define PCI_DID_INTEL_APL_P2SB 0x5a92
|
||||||
@ -4161,6 +4204,7 @@
|
|||||||
#define PCI_DID_INTEL_MTL_SOC_P2SB 0x7e20
|
#define PCI_DID_INTEL_MTL_SOC_P2SB 0x7e20
|
||||||
#define PCI_DID_INTEL_MTL_IOE_M_P2SB 0x7eb8
|
#define PCI_DID_INTEL_MTL_IOE_M_P2SB 0x7eb8
|
||||||
#define PCI_DID_INTEL_MTL_IOE_P_P2SB 0x7ec8
|
#define PCI_DID_INTEL_MTL_IOE_P_P2SB 0x7ec8
|
||||||
|
#define PCI_DID_INTEL_RPP_P_P2SB 0x51a0
|
||||||
|
|
||||||
/* Intel SRAM device Ids */
|
/* Intel SRAM device Ids */
|
||||||
#define PCI_DID_INTEL_APL_SRAM 0x5aec
|
#define PCI_DID_INTEL_APL_SRAM 0x5aec
|
||||||
@ -4206,6 +4250,7 @@
|
|||||||
#define PCI_DID_INTEL_ADP_S_AUDIO_7 0x7ad6
|
#define PCI_DID_INTEL_ADP_S_AUDIO_7 0x7ad6
|
||||||
#define PCI_DID_INTEL_ADP_S_AUDIO_8 0x7ad7
|
#define PCI_DID_INTEL_ADP_S_AUDIO_8 0x7ad7
|
||||||
#define PCI_DID_INTEL_ADP_P_AUDIO 0x51c8
|
#define PCI_DID_INTEL_ADP_P_AUDIO 0x51c8
|
||||||
|
#define PCI_DID_INTEL_RPP_P_AUDIO 0x51ca
|
||||||
|
|
||||||
#define PCI_DID_INTEL_ADP_M_N_AUDIO_1 0x54c8
|
#define PCI_DID_INTEL_ADP_M_N_AUDIO_1 0x54c8
|
||||||
#define PCI_DID_INTEL_ADP_M_N_AUDIO_2 0x54c9
|
#define PCI_DID_INTEL_ADP_M_N_AUDIO_2 0x54c9
|
||||||
@ -4337,6 +4382,11 @@
|
|||||||
#define PCI_DID_INTEL_MTL_M_TBT_DMA0 0x7eb2
|
#define PCI_DID_INTEL_MTL_M_TBT_DMA0 0x7eb2
|
||||||
#define PCI_DID_INTEL_MTL_P_TBT_DMA0 0x7ec2
|
#define PCI_DID_INTEL_MTL_P_TBT_DMA0 0x7ec2
|
||||||
#define PCI_DID_INTEL_MTL_P_TBT_DMA1 0x7ec3
|
#define PCI_DID_INTEL_MTL_P_TBT_DMA1 0x7ec3
|
||||||
|
#define PCI_DID_INTEL_RPL_TBT_RP0 0xa76e
|
||||||
|
#define PCI_DID_INTEL_RPL_TBT_RP1 0xa73f
|
||||||
|
#define PCI_DID_INTEL_RPL_TBT_RP2 0xa72f
|
||||||
|
#define PCI_DID_INTEL_RPL_TBT_DMA0 0xa73e
|
||||||
|
#define PCI_DID_INTEL_RPL_TBT_DMA1 0xa76d
|
||||||
|
|
||||||
/* Intel WIFI Ids */
|
/* Intel WIFI Ids */
|
||||||
#define PCI_DID_1000_SERIES_WIFI 0x0084
|
#define PCI_DID_1000_SERIES_WIFI 0x0084
|
||||||
@ -4376,6 +4426,7 @@
|
|||||||
#define PCI_DID_INTEL_ADL_IPU 0x465d
|
#define PCI_DID_INTEL_ADL_IPU 0x465d
|
||||||
#define PCI_DID_INTEL_ADL_N_IPU 0x462e
|
#define PCI_DID_INTEL_ADL_N_IPU 0x462e
|
||||||
#define PCI_DID_INTEL_MTL_IPU 0x7d19
|
#define PCI_DID_INTEL_MTL_IPU 0x7d19
|
||||||
|
#define PCI_DID_INTEL_RPL_IPU 0xa75d
|
||||||
|
|
||||||
/* Intel Dynamic Tuning Technology Device */
|
/* Intel Dynamic Tuning Technology Device */
|
||||||
#define PCI_DID_INTEL_CML_DTT 0x1903
|
#define PCI_DID_INTEL_CML_DTT 0x1903
|
||||||
@ -4383,6 +4434,7 @@
|
|||||||
#define PCI_DID_INTEL_JSL_DTT 0x4E03
|
#define PCI_DID_INTEL_JSL_DTT 0x4E03
|
||||||
#define PCI_DID_INTEL_ADL_DTT 0x461d
|
#define PCI_DID_INTEL_ADL_DTT 0x461d
|
||||||
#define PCI_DID_INTEL_MTL_DTT 0x7d03
|
#define PCI_DID_INTEL_MTL_DTT 0x7d03
|
||||||
|
#define PCI_DID_INTEL_RPL_DTT 0xa71d
|
||||||
|
|
||||||
/* Intel CNVi WiFi/BT device IDs */
|
/* Intel CNVi WiFi/BT device IDs */
|
||||||
#define PCI_DID_INTEL_CML_LP_CNVI_WIFI 0x02f0
|
#define PCI_DID_INTEL_CML_LP_CNVI_WIFI 0x02f0
|
||||||
@ -4427,6 +4479,7 @@
|
|||||||
#define PCI_DID_INTEL_ADP_N_PMC_CRASHLOG_SRAM 0x54ef
|
#define PCI_DID_INTEL_ADP_N_PMC_CRASHLOG_SRAM 0x54ef
|
||||||
#define PCI_DID_INTEL_TGP_PMC_CRASHLOG_SRAM 0xa0ef
|
#define PCI_DID_INTEL_TGP_PMC_CRASHLOG_SRAM 0xa0ef
|
||||||
#define PCI_DID_INTEL_MTL_CRASHLOG_SRAM 0x7d0d
|
#define PCI_DID_INTEL_MTL_CRASHLOG_SRAM 0x7d0d
|
||||||
|
#define PCI_DID_INTEL_RPL_CPU_CRASHLOG_SRAM 0xa77d
|
||||||
|
|
||||||
#define PCI_VID_COMPUTONE 0x8e0e
|
#define PCI_VID_COMPUTONE 0x8e0e
|
||||||
#define PCI_DID_COMPUTONE_IP2EX 0x0291
|
#define PCI_DID_COMPUTONE_IP2EX 0x0291
|
||||||
|
@ -730,7 +730,13 @@ enum misc_slot_type {
|
|||||||
SlotTypePciExpressGen4x2 = 0xBA,
|
SlotTypePciExpressGen4x2 = 0xBA,
|
||||||
SlotTypePciExpressGen4x4 = 0xBB,
|
SlotTypePciExpressGen4x4 = 0xBB,
|
||||||
SlotTypePciExpressGen4x8 = 0xBC,
|
SlotTypePciExpressGen4x8 = 0xBC,
|
||||||
SlotTypePciExpressGen4x16 = 0xBD
|
SlotTypePciExpressGen4x16 = 0xBD,
|
||||||
|
SlotTypePciExpressGen5 = 0xBE,
|
||||||
|
SlotTypePciExpressGen5x1 = 0xBF,
|
||||||
|
SlotTypePciExpressGen5x2 = 0xC0,
|
||||||
|
SlotTypePciExpressGen5x4 = 0xC1,
|
||||||
|
SlotTypePciExpressGen5x8 = 0xC2,
|
||||||
|
SlotTypePciExpressGen5x16 = 0xC3,
|
||||||
};
|
};
|
||||||
|
|
||||||
/* System Slots - Slot Data Bus Width. */
|
/* System Slots - Slot Data Bus Width. */
|
||||||
|
@ -3,10 +3,10 @@ if BOARD_SYSTEM76_ADDW1 || BOARD_SYSTEM76_ADDW2
|
|||||||
config BOARD_SPECIFIC_OPTIONS
|
config BOARD_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select BOARD_ROMSIZE_KB_16384
|
select BOARD_ROMSIZE_KB_16384
|
||||||
|
select DRIVERS_GFX_NVIDIA
|
||||||
select DRIVERS_I2C_HID
|
select DRIVERS_I2C_HID
|
||||||
select DRIVERS_I2C_TAS5825M
|
select DRIVERS_I2C_TAS5825M
|
||||||
select EC_SYSTEM76_EC
|
select EC_SYSTEM76_EC
|
||||||
select EC_SYSTEM76_EC_BAT_THRESHOLDS
|
|
||||||
select EC_SYSTEM76_EC_COLOR_KEYBOARD
|
select EC_SYSTEM76_EC_COLOR_KEYBOARD
|
||||||
select EC_SYSTEM76_EC_DGPU
|
select EC_SYSTEM76_EC_DGPU
|
||||||
select EC_SYSTEM76_EC_OLED
|
select EC_SYSTEM76_EC_OLED
|
||||||
@ -62,6 +62,9 @@ config ONBOARD_VGA_IS_PRIMARY
|
|||||||
config UART_FOR_CONSOLE
|
config UART_FOR_CONSOLE
|
||||||
default 2
|
default 2
|
||||||
|
|
||||||
|
config MAX_CPUS
|
||||||
|
default 16
|
||||||
|
|
||||||
config DIMM_MAX
|
config DIMM_MAX
|
||||||
default 2
|
default 2
|
||||||
|
|
||||||
|
@ -1,4 +1,4 @@
|
|||||||
CPPFLAGS_common += -I$(src)/mainboard/$(MAINBOARDDIR)/include
|
CPPFLAGS_common += -I$(src)/mainboard/$(MAINBOARDDIR)/variants/$(VARIANT_DIR)/include
|
||||||
|
|
||||||
bootblock-y += bootblock.c
|
bootblock-y += bootblock.c
|
||||||
bootblock-y += variants/$(VARIANT_DIR)/gpio_early.c
|
bootblock-y += variants/$(VARIANT_DIR)/gpio_early.c
|
||||||
|
@ -1,11 +1,19 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <variant/gpio.h>
|
||||||
|
|
||||||
#define EC_GPE_SCI 0x03 /* GPP_K3 */
|
#define EC_GPE_SCI 0x03 /* GPP_K3 */
|
||||||
#define EC_GPE_SWI 0x06 /* GPP_K6 */
|
#define EC_GPE_SWI 0x06 /* GPP_K6 */
|
||||||
#include <ec/system76/ec/acpi/ec.asl>
|
#include <ec/system76/ec/acpi/ec.asl>
|
||||||
|
|
||||||
Scope (\_SB) {
|
Scope (\_SB) {
|
||||||
#include "sleep.asl"
|
#include "sleep.asl"
|
||||||
|
Scope (PCI0) {
|
||||||
|
Device (PEGP) {
|
||||||
|
Name (_ADR, CONFIG_DRIVERS_GFX_NVIDIA_BRIDGE << 16)
|
||||||
|
#include <drivers/gfx/nvidia/acpi/coffeelake.asl>
|
||||||
|
}
|
||||||
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
Scope (\_GPE) {
|
Scope (\_GPE) {
|
||||||
|
@ -14,7 +14,7 @@ entries
|
|||||||
412 4 e 6 debug_level
|
412 4 e 6 debug_level
|
||||||
416 1 e 2 me_state
|
416 1 e 2 me_state
|
||||||
417 3 h 0 me_state_counter
|
417 3 h 0 me_state_counter
|
||||||
984 16 h 0 check_sum
|
976 16 h 0 check_sum
|
||||||
|
|
||||||
enumerations
|
enumerations
|
||||||
|
|
||||||
@ -36,4 +36,4 @@ enumerations
|
|||||||
|
|
||||||
checksums
|
checksums
|
||||||
|
|
||||||
checksum 408 983 984
|
checksum 408 975 976
|
||||||
|
@ -58,6 +58,13 @@ chip soc/intel/cannonlake
|
|||||||
# PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)
|
# PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)
|
||||||
register "PcieClkSrcUsage[8]" = "0x40"
|
register "PcieClkSrcUsage[8]" = "0x40"
|
||||||
register "PcieClkSrcClkReq[8]" = "8"
|
register "PcieClkSrcClkReq[8]" = "8"
|
||||||
|
|
||||||
|
chip drivers/gfx/nvidia
|
||||||
|
device pci 00.0 on end # VGA controller
|
||||||
|
device pci 00.1 on end # Audio device
|
||||||
|
device pci 00.2 on end # USB xHCI Host controller
|
||||||
|
device pci 00.3 on end # USB Type-C UCSI controller
|
||||||
|
end
|
||||||
end
|
end
|
||||||
device pci 02.0 on end # Integrated Graphics Device
|
device pci 02.0 on end # Integrated Graphics Device
|
||||||
device pci 04.0 on # SA Thermal device
|
device pci 04.0 on # SA Thermal device
|
||||||
|
@ -1,7 +1,9 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <drivers/gfx/nvidia/gpu.h>
|
||||||
#include <soc/cnl_memcfg_init.h>
|
#include <soc/cnl_memcfg_init.h>
|
||||||
#include <soc/romstage.h>
|
#include <soc/romstage.h>
|
||||||
|
#include <variant/gpio.h>
|
||||||
|
|
||||||
static const struct cnl_mb_cfg memcfg = {
|
static const struct cnl_mb_cfg memcfg = {
|
||||||
.spd[0] = {
|
.spd[0] = {
|
||||||
@ -20,8 +22,20 @@ static const struct cnl_mb_cfg memcfg = {
|
|||||||
|
|
||||||
void mainboard_memory_init_params(FSPM_UPD *memupd)
|
void mainboard_memory_init_params(FSPM_UPD *memupd)
|
||||||
{
|
{
|
||||||
// Allow higher memory speeds
|
const struct nvidia_gpu_config config = {
|
||||||
memupd->FspmConfig.SaOcSupport = 1;
|
.power_gpio = DGPU_PWR_EN,
|
||||||
|
.reset_gpio = DGPU_RST_N,
|
||||||
|
.enable = true,
|
||||||
|
};
|
||||||
|
|
||||||
|
// Enable dGPU power
|
||||||
|
nvidia_set_power(&config);
|
||||||
|
|
||||||
|
// Set primary display to internal graphics
|
||||||
|
memupd->FspmConfig.PrimaryDisplay = 0;
|
||||||
|
|
||||||
|
// Disable higher memory speeds
|
||||||
|
memupd->FspmConfig.SaOcSupport = 0;
|
||||||
|
|
||||||
cannonlake_memcfg_init(&memupd->FspmConfig, &memcfg);
|
cannonlake_memcfg_init(&memupd->FspmConfig, &memcfg);
|
||||||
}
|
}
|
||||||
|
@ -49,7 +49,7 @@ static const struct pad_config gpio_table[] = {
|
|||||||
PAD_NC(GPP_B1, NONE),
|
PAD_NC(GPP_B1, NONE),
|
||||||
PAD_NC(GPP_B2, NONE),
|
PAD_NC(GPP_B2, NONE),
|
||||||
// PCH_GPP_B3 (touchpad interrupt)
|
// PCH_GPP_B3 (touchpad interrupt)
|
||||||
PAD_CFG_GPI_APIC(GPP_B3, NONE, PLTRST, EDGE_SINGLE, INVERT),
|
PAD_CFG_GPI_APIC_LOW(GPP_B3, NONE, PLTRST),
|
||||||
PAD_NC(GPP_B4, NONE),
|
PAD_NC(GPP_B4, NONE),
|
||||||
PAD_CFG_NF(GPP_B5, NONE, DEEP, NF1), // TBT_CLKREQ#
|
PAD_CFG_NF(GPP_B5, NONE, DEEP, NF1), // TBT_CLKREQ#
|
||||||
PAD_NC(GPP_B6, NONE),
|
PAD_NC(GPP_B6, NONE),
|
||||||
|
@ -3,7 +3,16 @@
|
|||||||
#ifndef VARIANT_GPIO_H
|
#ifndef VARIANT_GPIO_H
|
||||||
#define VARIANT_GPIO_H
|
#define VARIANT_GPIO_H
|
||||||
|
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
#define DGPU_RST_N GPP_F22
|
||||||
|
#define DGPU_PWR_EN GPP_F23
|
||||||
|
#define DGPU_GC6 GPP_C12
|
||||||
|
#define DGPU_SSID 0x65d11558
|
||||||
|
|
||||||
|
#ifndef __ACPI__
|
||||||
void variant_configure_early_gpios(void);
|
void variant_configure_early_gpios(void);
|
||||||
void variant_configure_gpios(void);
|
void variant_configure_gpios(void);
|
||||||
|
#endif
|
||||||
|
|
||||||
#endif
|
#endif
|
@ -11,7 +11,7 @@ chip soc/intel/cannonlake
|
|||||||
chip drivers/i2c/hid
|
chip drivers/i2c/hid
|
||||||
register "generic.hid" = ""PNP0C50""
|
register "generic.hid" = ""PNP0C50""
|
||||||
register "generic.desc" = ""Synaptics Touchpad""
|
register "generic.desc" = ""Synaptics Touchpad""
|
||||||
register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
|
register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B3_IRQ)"
|
||||||
register "generic.probed" = "1"
|
register "generic.probed" = "1"
|
||||||
register "hid_desc_reg_offset" = "0x20"
|
register "hid_desc_reg_offset" = "0x20"
|
||||||
device i2c 2c on end
|
device i2c 2c on end
|
||||||
|
@ -33,7 +33,7 @@ static const struct pad_config gpio_table[] = {
|
|||||||
PAD_NC(GPP_A11, UP_20K),
|
PAD_NC(GPP_A11, UP_20K),
|
||||||
PAD_NC(GPP_A12, NONE),
|
PAD_NC(GPP_A12, NONE),
|
||||||
PAD_CFG_NF(GPP_A13, NONE, DEEP, NF1), // SUSWARN#
|
PAD_CFG_NF(GPP_A13, NONE, DEEP, NF1), // SUSWARN#
|
||||||
PAD_CFG_GPI_APIC(GPP_A14, NONE, PLTRST, EDGE_SINGLE, INVERT), // TCHPD_INT#
|
PAD_CFG_GPI_APIC_LOW(GPP_A14, NONE, PLTRST), // TCHPD_INT#
|
||||||
PAD_CFG_NF(GPP_A15, UP_20K, DEEP, NF1), // SUS_PW_ACK#
|
PAD_CFG_NF(GPP_A15, UP_20K, DEEP, NF1), // SUS_PW_ACK#
|
||||||
PAD_NC(GPP_A16, DN_20K),
|
PAD_NC(GPP_A16, DN_20K),
|
||||||
PAD_CFG_GPI(GPP_A17, NONE, DEEP), // AMP_TYPE_DET
|
PAD_CFG_GPI(GPP_A17, NONE, DEEP), // AMP_TYPE_DET
|
||||||
|
@ -0,0 +1,18 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#ifndef VARIANT_GPIO_H
|
||||||
|
#define VARIANT_GPIO_H
|
||||||
|
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
#define DGPU_RST_N GPP_F22
|
||||||
|
#define DGPU_PWR_EN GPP_F23
|
||||||
|
#define DGPU_GC6 GPP_C12
|
||||||
|
#define DGPU_SSID 0x65e11558
|
||||||
|
|
||||||
|
#ifndef __ACPI__
|
||||||
|
void variant_configure_early_gpios(void);
|
||||||
|
void variant_configure_gpios(void);
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#endif
|
@ -12,7 +12,7 @@ chip soc/intel/cannonlake
|
|||||||
chip drivers/i2c/hid
|
chip drivers/i2c/hid
|
||||||
register "generic.hid" = ""PNP0C50""
|
register "generic.hid" = ""PNP0C50""
|
||||||
register "generic.desc" = ""Synaptics Touchpad""
|
register "generic.desc" = ""Synaptics Touchpad""
|
||||||
register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_A14_IRQ)"
|
register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A14_IRQ)"
|
||||||
register "generic.probed" = "1"
|
register "generic.probed" = "1"
|
||||||
register "hid_desc_reg_offset" = "0x20"
|
register "hid_desc_reg_offset" = "0x20"
|
||||||
device i2c 2c on end
|
device i2c 2c on end
|
||||||
|
79
src/mainboard/system76/adl-p/Kconfig
Normal file
79
src/mainboard/system76/adl-p/Kconfig
Normal file
@ -0,0 +1,79 @@
|
|||||||
|
if BOARD_SYSTEM76_DARP8 || BOARD_SYSTEM76_LEMP11 || BOARD_SYSTEM76_ORYP9
|
||||||
|
|
||||||
|
config BOARD_SPECIFIC_OPTIONS
|
||||||
|
def_bool y
|
||||||
|
select BOARD_ROMSIZE_KB_32768
|
||||||
|
select DRIVERS_GFX_NVIDIA if BOARD_SYSTEM76_ORYP9
|
||||||
|
select DRIVERS_I2C_HID
|
||||||
|
select DRIVERS_INTEL_PMC
|
||||||
|
select DRIVERS_INTEL_USB4_RETIMER
|
||||||
|
select DRIVERS_I2C_TAS5825M if BOARD_SYSTEM76_ORYP9
|
||||||
|
select EC_SYSTEM76_EC
|
||||||
|
select EC_SYSTEM76_EC_COLOR_KEYBOARD if BOARD_SYSTEM76_DARP8 || BOARD_SYSTEM76_ORYP9
|
||||||
|
select EC_SYSTEM76_EC_DGPU if BOARD_SYSTEM76_ORYP9
|
||||||
|
select HAVE_ACPI_TABLES
|
||||||
|
select HAVE_CMOS_DEFAULT
|
||||||
|
select HAVE_OPTION_TABLE
|
||||||
|
select HAVE_SPD_IN_CBFS if BOARD_SYSTEM76_LEMP11
|
||||||
|
select INTEL_GMA_HAVE_VBT
|
||||||
|
select INTEL_LPSS_UART_FOR_CONSOLE
|
||||||
|
select MAINBOARD_HAS_TPM2
|
||||||
|
select MEMORY_MAPPED_TPM
|
||||||
|
select NO_UART_ON_SUPERIO
|
||||||
|
select SOC_INTEL_ALDERLAKE_PCH_P
|
||||||
|
select SOC_INTEL_COMMON_BLOCK_HDA_VERB
|
||||||
|
select SOC_INTEL_CRASHLOG
|
||||||
|
select SOC_INTEL_ENABLE_USB4_PCIE_RESOURCES
|
||||||
|
select SPD_READ_BY_WORD
|
||||||
|
select SYSTEM_TYPE_LAPTOP
|
||||||
|
select TPM_MEASURED_BOOT
|
||||||
|
|
||||||
|
config MAINBOARD_DIR
|
||||||
|
default "system76/adl-p"
|
||||||
|
|
||||||
|
config VARIANT_DIR
|
||||||
|
default "darp8" if BOARD_SYSTEM76_DARP8
|
||||||
|
default "lemp11" if BOARD_SYSTEM76_LEMP11
|
||||||
|
default "oryp9" if BOARD_SYSTEM76_ORYP9
|
||||||
|
|
||||||
|
config OVERRIDE_DEVICETREE
|
||||||
|
default "variants/\$(CONFIG_VARIANT_DIR)/overridetree.cb"
|
||||||
|
|
||||||
|
config MAINBOARD_PART_NUMBER
|
||||||
|
default "darp8" if BOARD_SYSTEM76_DARP8
|
||||||
|
default "lemp11" if BOARD_SYSTEM76_LEMP11
|
||||||
|
default "oryp9" if BOARD_SYSTEM76_ORYP9
|
||||||
|
|
||||||
|
config MAINBOARD_SMBIOS_PRODUCT_NAME
|
||||||
|
default "Darter Pro" if BOARD_SYSTEM76_DARP8
|
||||||
|
default "Lemur Pro" if BOARD_SYSTEM76_LEMP11
|
||||||
|
default "Oryx Pro" if BOARD_SYSTEM76_ORYP9
|
||||||
|
|
||||||
|
config MAINBOARD_VERSION
|
||||||
|
default "darp8" if BOARD_SYSTEM76_DARP8
|
||||||
|
default "lemp11" if BOARD_SYSTEM76_LEMP11
|
||||||
|
default "oryp9" if BOARD_SYSTEM76_ORYP9
|
||||||
|
|
||||||
|
config CBFS_SIZE
|
||||||
|
default 0xA00000
|
||||||
|
|
||||||
|
config CONSOLE_POST
|
||||||
|
default y
|
||||||
|
|
||||||
|
config DIMM_SPD_SIZE
|
||||||
|
default 512
|
||||||
|
|
||||||
|
config ONBOARD_VGA_IS_PRIMARY
|
||||||
|
default y
|
||||||
|
|
||||||
|
config POST_DEVICE
|
||||||
|
default n
|
||||||
|
|
||||||
|
config UART_FOR_CONSOLE
|
||||||
|
default 0
|
||||||
|
|
||||||
|
# PM Timer Disabled, saves power
|
||||||
|
config USE_PM_ACPI_TIMER
|
||||||
|
default n
|
||||||
|
|
||||||
|
endif
|
8
src/mainboard/system76/adl-p/Kconfig.name
Normal file
8
src/mainboard/system76/adl-p/Kconfig.name
Normal file
@ -0,0 +1,8 @@
|
|||||||
|
config BOARD_SYSTEM76_DARP8
|
||||||
|
bool "darp8"
|
||||||
|
|
||||||
|
config BOARD_SYSTEM76_LEMP11
|
||||||
|
bool "lemp11"
|
||||||
|
|
||||||
|
config BOARD_SYSTEM76_ORYP9
|
||||||
|
bool "oryp9"
|
14
src/mainboard/system76/adl-p/Makefile.inc
Normal file
14
src/mainboard/system76/adl-p/Makefile.inc
Normal file
@ -0,0 +1,14 @@
|
|||||||
|
CPPFLAGS_common += -I$(src)/mainboard/$(MAINBOARDDIR)/include
|
||||||
|
CPPFLAGS_common += -I$(src)/mainboard/$(MAINBOARDDIR)/variants/$(VARIANT_DIR)/include
|
||||||
|
|
||||||
|
bootblock-y += bootblock.c
|
||||||
|
bootblock-y += variants/$(VARIANT_DIR)/gpio_early.c
|
||||||
|
|
||||||
|
romstage-y += variants/$(VARIANT_DIR)/romstage.c
|
||||||
|
|
||||||
|
ramstage-y += ramstage.c
|
||||||
|
ramstage-y += variants/$(VARIANT_DIR)/hda_verb.c
|
||||||
|
ramstage-y += variants/$(VARIANT_DIR)/gpio.c
|
||||||
|
ramstage-$(CONFIG_DRIVERS_I2C_TAS5825M) += variants/$(VARIANT_DIR)/tas5825m.c
|
||||||
|
|
||||||
|
SPD_SOURCES = samsung-P4AAF165WA-BCWDE
|
31
src/mainboard/system76/adl-p/acpi/backlight.asl
Normal file
31
src/mainboard/system76/adl-p/acpi/backlight.asl
Normal file
@ -0,0 +1,31 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <drivers/intel/gma/acpi/gma.asl>
|
||||||
|
|
||||||
|
Scope (GFX0)
|
||||||
|
{
|
||||||
|
Name (BRIG, Package (22) {
|
||||||
|
40, /* default AC */
|
||||||
|
40, /* default Battery */
|
||||||
|
5,
|
||||||
|
10,
|
||||||
|
15,
|
||||||
|
20,
|
||||||
|
25,
|
||||||
|
30,
|
||||||
|
35,
|
||||||
|
40,
|
||||||
|
45,
|
||||||
|
50,
|
||||||
|
55,
|
||||||
|
60,
|
||||||
|
65,
|
||||||
|
70,
|
||||||
|
75,
|
||||||
|
80,
|
||||||
|
85,
|
||||||
|
90,
|
||||||
|
95,
|
||||||
|
100
|
||||||
|
})
|
||||||
|
}
|
22
src/mainboard/system76/adl-p/acpi/mainboard.asl
Normal file
22
src/mainboard/system76/adl-p/acpi/mainboard.asl
Normal file
@ -0,0 +1,22 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#if CONFIG(DRIVERS_GFX_NVIDIA)
|
||||||
|
#include <variant/gpio.h>
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#define EC_GPE_SCI 0x6E
|
||||||
|
#define EC_GPE_SWI 0x6B
|
||||||
|
#include <ec/system76/ec/acpi/ec.asl>
|
||||||
|
|
||||||
|
Scope (\_SB) {
|
||||||
|
#include "sleep.asl"
|
||||||
|
Scope (PCI0) {
|
||||||
|
#include "backlight.asl"
|
||||||
|
|
||||||
|
#if CONFIG(DRIVERS_GFX_NVIDIA)
|
||||||
|
Scope (PEG2) {
|
||||||
|
#include <drivers/gfx/nvidia/acpi/tigerlake.asl>
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
}
|
||||||
|
}
|
@ -1,8 +1,6 @@
|
|||||||
Vendor name: System76
|
Vendor name: System76
|
||||||
Board name: galp5
|
|
||||||
Category: laptop
|
Category: laptop
|
||||||
Release year: 2020
|
ROM package: WSON-8
|
||||||
ROM package: SOIC-8
|
|
||||||
ROM protocol: SPI
|
ROM protocol: SPI
|
||||||
ROM socketed: n
|
ROM socketed: n
|
||||||
Flashrom support: y
|
Flashrom support: y
|
93
src/mainboard/system76/adl-p/devicetree.cb
Normal file
93
src/mainboard/system76/adl-p/devicetree.cb
Normal file
@ -0,0 +1,93 @@
|
|||||||
|
chip soc/intel/alderlake
|
||||||
|
register "common_soc_config" = "{
|
||||||
|
// Touchpad I2C bus
|
||||||
|
.i2c[0] = {
|
||||||
|
.speed = I2C_SPEED_FAST,
|
||||||
|
.rise_time_ns = 80,
|
||||||
|
.fall_time_ns = 110,
|
||||||
|
},
|
||||||
|
}"
|
||||||
|
|
||||||
|
# Enable Enhanced Intel SpeedStep
|
||||||
|
register "eist_enable" = "1"
|
||||||
|
|
||||||
|
register "s0ix_enable" = "1"
|
||||||
|
|
||||||
|
# Enable C6 DRAM
|
||||||
|
register "enable_c6dram" = "1"
|
||||||
|
|
||||||
|
# Thermal
|
||||||
|
register "tcc_offset" = "8"
|
||||||
|
|
||||||
|
device cpu_cluster 0 on
|
||||||
|
device lapic 0 on end
|
||||||
|
end
|
||||||
|
|
||||||
|
device domain 0 on
|
||||||
|
device ref system_agent on end
|
||||||
|
device ref igpu on
|
||||||
|
# DDIA is eDP, DDIB is HDMI
|
||||||
|
register "ddi_portA_config" = "1"
|
||||||
|
register "ddi_ports_config" = "{
|
||||||
|
[DDI_PORT_A] = DDI_ENABLE_HPD,
|
||||||
|
[DDI_PORT_B] = DDI_ENABLE_HPD | DDI_ENABLE_DDC,
|
||||||
|
}"
|
||||||
|
end
|
||||||
|
device ref tbt_pcie_rp0 on end
|
||||||
|
device ref shared_sram on end
|
||||||
|
device ref cnvi_wifi on
|
||||||
|
register "cnvi_bt_core" = "true"
|
||||||
|
register "cnvi_bt_audio_offload" = "true"
|
||||||
|
chip drivers/wifi/generic
|
||||||
|
register "wake" = "GPE0_PME_B0"
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref i2c0 on
|
||||||
|
# Touchpad I2C bus
|
||||||
|
register "serial_io_i2c_mode[PchSerialIoIndexI2C0]" = "PchSerialIoPci"
|
||||||
|
chip drivers/i2c/hid
|
||||||
|
register "generic.hid" = ""ELAN0412""
|
||||||
|
register "generic.desc" = ""ELAN Touchpad""
|
||||||
|
register "generic.irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_E12)"
|
||||||
|
register "generic.probed" = "1"
|
||||||
|
register "hid_desc_reg_offset" = "0x01"
|
||||||
|
device i2c 15 on end
|
||||||
|
end
|
||||||
|
chip drivers/i2c/hid
|
||||||
|
register "generic.hid" = ""FTCS1000""
|
||||||
|
register "generic.desc" = ""FocalTech Touchpad""
|
||||||
|
register "generic.irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_E12)"
|
||||||
|
register "generic.probed" = "1"
|
||||||
|
register "hid_desc_reg_offset" = "0x01"
|
||||||
|
device i2c 38 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref i2c1 on
|
||||||
|
register "serial_io_i2c_mode[PchSerialIoIndexI2C1]" = "PchSerialIoPci"
|
||||||
|
end
|
||||||
|
|
||||||
|
device ref heci1 on end
|
||||||
|
device ref sata on
|
||||||
|
register "sata_salp_support" = "1"
|
||||||
|
register "sata_ports_enable[1]" = "1" # SSD1
|
||||||
|
register "sata_ports_dev_slp[1]" = "1" # GPP_H12 (SATA1_DEVSLP1)
|
||||||
|
end
|
||||||
|
device ref pch_espi on
|
||||||
|
register "gen1_dec" = "0x00040069" # EC PM channel
|
||||||
|
register "gen2_dec" = "0x00fc0e01" # AP/EC command
|
||||||
|
register "gen3_dec" = "0x00fc0f01" # AP/EC debug
|
||||||
|
chip drivers/pc80/tpm
|
||||||
|
device pnp 0c31.0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref p2sb on end
|
||||||
|
device ref hda on
|
||||||
|
register "pch_hda_idisp_codec_enable" = "1"
|
||||||
|
register "pch_hda_idisp_link_frequency" = "HDA_LINKFREQ_96MHZ"
|
||||||
|
register "pch_hda_idisp_link_tmode" = "HDA_TMODE_8T"
|
||||||
|
end
|
||||||
|
device ref smbus on end
|
||||||
|
device ref fast_spi on end
|
||||||
|
end
|
||||||
|
end
|
@ -18,9 +18,8 @@ DefinitionBlock(
|
|||||||
Device (\_SB.PCI0)
|
Device (\_SB.PCI0)
|
||||||
{
|
{
|
||||||
#include <soc/intel/common/block/acpi/acpi/northbridge.asl>
|
#include <soc/intel/common/block/acpi/acpi/northbridge.asl>
|
||||||
#include <soc/intel/tigerlake/acpi/southbridge.asl>
|
#include <soc/intel/alderlake/acpi/southbridge.asl>
|
||||||
#include <soc/intel/tigerlake/acpi/tcss.asl>
|
#include <soc/intel/alderlake/acpi/tcss.asl>
|
||||||
#include <drivers/intel/gma/acpi/default_brightness_levels.asl>
|
|
||||||
}
|
}
|
||||||
|
|
||||||
#include <southbridge/intel/common/acpi/sleepstates.asl>
|
#include <southbridge/intel/common/acpi/sleepstates.asl>
|
29
src/mainboard/system76/adl-p/ramstage.c
Normal file
29
src/mainboard/system76/adl-p/ramstage.c
Normal file
@ -0,0 +1,29 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <mainboard/gpio.h>
|
||||||
|
#include <soc/ramstage.h>
|
||||||
|
|
||||||
|
void mainboard_silicon_init_params(FSP_S_CONFIG *params)
|
||||||
|
{
|
||||||
|
params->CnviRfResetPinMux = 0x194CE404; // GPP_F4
|
||||||
|
params->CnviClkreqPinMux = 0x394CE605; // GPP_F5
|
||||||
|
|
||||||
|
params->PchSerialIoI2cSdaPinMux[0] = 0x1947c404; // GPP_H4
|
||||||
|
params->PchSerialIoI2cSclPinMux[0] = 0x1947a405; // GPP_H5
|
||||||
|
params->PchSerialIoI2cSdaPinMux[1] = 0x1947c606; // GPP_H6
|
||||||
|
params->PchSerialIoI2cSclPinMux[1] = 0x1947a607; // GPP_H7
|
||||||
|
|
||||||
|
params->SataPortDevSlpPinMux[0] = 0x59673e0c; // GPP_H12
|
||||||
|
params->SataPortDevSlpPinMux[1] = 0x5967400d; // GPP_H13
|
||||||
|
|
||||||
|
params->SataPortsSolidStateDrive[1] = 1;
|
||||||
|
}
|
||||||
|
|
||||||
|
static void mainboard_init(void *chip_info)
|
||||||
|
{
|
||||||
|
mainboard_configure_gpios();
|
||||||
|
}
|
||||||
|
|
||||||
|
struct chip_operations mainboard_ops = {
|
||||||
|
.init = mainboard_init,
|
||||||
|
};
|
@ -0,0 +1,33 @@
|
|||||||
|
# Samsung P4AAF165WA-BCWDE
|
||||||
|
23 11 0C 03 46 29 00 08 00 60 00 03 02 03 00 00
|
||||||
|
00 00 05 0D F8 FF 02 00 6E 6E 6E 11 00 6E 30 11
|
||||||
|
F0 0A 20 08 00 F0 2B 34 28 00 78 00 14 3C 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 16 36 0B 35
|
||||||
|
16 36 0B 35 00 00 16 36 0B 35 16 36 0B 35 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 9C B5 00 00 00 00 E7 00 DE DE
|
||||||
|
0F 11 02 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 DB 08
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
80 CE 00 00 00 00 00 00 00 50 34 41 41 46 31 36
|
||||||
|
35 57 41 2D 42 43 57 44 45 20 20 20 20 00 80 CE
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
||||||
|
00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
|
@ -0,0 +1,2 @@
|
|||||||
|
Board name: darp8
|
||||||
|
Release year: 2022
|
BIN
src/mainboard/system76/adl-p/variants/darp8/data.vbt
Normal file
BIN
src/mainboard/system76/adl-p/variants/darp8/data.vbt
Normal file
Binary file not shown.
227
src/mainboard/system76/adl-p/variants/darp8/gpio.c
Normal file
227
src/mainboard/system76/adl-p/variants/darp8/gpio.c
Normal file
@ -0,0 +1,227 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <mainboard/gpio.h>
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
static const struct pad_config gpio_table[] = {
|
||||||
|
/* ------- GPIO Group GPD ------- */
|
||||||
|
PAD_CFG_NF(GPD0, UP_20K, PWROK, NF1), // PM_BATLOW#
|
||||||
|
PAD_CFG_NF(GPD1, NATIVE, PWROK, NF1), // AC_PRESENT
|
||||||
|
PAD_CFG_NF(GPD2, NATIVE, PWROK, NF1), // LAN_WAKE#
|
||||||
|
PAD_CFG_NF(GPD3, UP_20K, PWROK, NF1), // PWR_BTN#
|
||||||
|
PAD_CFG_NF(GPD4, NONE, PWROK, NF1), // SUSB#_PCH
|
||||||
|
PAD_CFG_NF(GPD5, NONE, PWROK, NF1), // SUSC#_PCH
|
||||||
|
PAD_CFG_NF(GPD6, NONE, PWROK, NF1), // SLP_A#
|
||||||
|
PAD_CFG_GPI(GPD7, NONE, PWROK), // GPD7_REST
|
||||||
|
PAD_CFG_NF(GPD8, NONE, PWROK, NF1), // SUS_CLK
|
||||||
|
PAD_CFG_GPO(GPD9, 0, PWROK), // SLP_WLAN#
|
||||||
|
PAD_CFG_NF(GPD10, NONE, PWROK, NF1), // SLP_S5#
|
||||||
|
PAD_CFG_NF(GPD11, NONE, PWROK, NF1), // LAN_DISABLE#
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_A ------- */
|
||||||
|
PAD_CFG_NF(GPP_A0, UP_20K, DEEP, NF1), // ESPI_IO0_EC
|
||||||
|
PAD_CFG_NF(GPP_A1, UP_20K, DEEP, NF1), // ESPI_IO1_EC
|
||||||
|
PAD_CFG_NF(GPP_A2, UP_20K, DEEP, NF1), // ESPI_IO2_EC
|
||||||
|
PAD_CFG_NF(GPP_A3, UP_20K, DEEP, NF1), // ESPI_IO3_EC
|
||||||
|
PAD_CFG_NF(GPP_A4, UP_20K, DEEP, NF1), // ESPI_CS_EC#
|
||||||
|
PAD_CFG_NF(GPP_A5, UP_20K, DEEP, NF1), // ESPI_ALRT0#
|
||||||
|
PAD_NC(GPP_A6, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_A7, NONE, DEEP), // SATAGP0_PCIE_SSD2
|
||||||
|
PAD_CFG_GPO(GPP_A8, 1, PLTRST), // GPIO_LANRTD3
|
||||||
|
PAD_CFG_NF(GPP_A9, DN_20K, DEEP, NF1), // ESPI_CLK_EC
|
||||||
|
PAD_CFG_NF(GPP_A10, NONE, DEEP, NF1), // ESPI_RESET_N
|
||||||
|
PAD_NC(GPP_A11, NONE),
|
||||||
|
PAD_CFG_NF(GPP_A12, NONE, DEEP, NF1), // SATAGP1_SATA_SSD1
|
||||||
|
PAD_CFG_GPO(GPP_A13, 1, PLTRST), // BT_EN
|
||||||
|
PAD_NC(GPP_A14, NONE),
|
||||||
|
PAD_NC(GPP_A15, NONE),
|
||||||
|
PAD_CFG_NF(GPP_A16, NONE, DEEP, NF1), // USB_OC3#
|
||||||
|
PAD_CFG_GPI(GPP_A17, NONE, DEEP), // LID_SW#
|
||||||
|
PAD_CFG_NF(GPP_A18, NONE, DEEP, NF1), // HDMI_HPD
|
||||||
|
PAD_NC(GPP_A19, NONE),
|
||||||
|
PAD_NC(GPP_A20, NONE),
|
||||||
|
PAD_NC(GPP_A21, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_A22, NONE, DEEP), // SSD2_PCIE_WAKE#
|
||||||
|
PAD_NC(GPP_A23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_B ------- */
|
||||||
|
PAD_CFG_NF(GPP_B0, NONE, DEEP, NF1), // VCCIN_AUX_VID0
|
||||||
|
PAD_CFG_NF(GPP_B1, NONE, DEEP, NF1), // VCCIN_AUX_VID1
|
||||||
|
PAD_NC(GPP_B2, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_B3, NONE, DEEP), // SCI#
|
||||||
|
PAD_CFG_GPI(GPP_B4, NONE, DEEP), // SWI#
|
||||||
|
PAD_NC(GPP_B5, NONE),
|
||||||
|
PAD_NC(GPP_B6, NONE),
|
||||||
|
PAD_NC(GPP_B7, NONE),
|
||||||
|
PAD_NC(GPP_B8, NONE),
|
||||||
|
//PAD_CFG_GPI(GPP_B9, NONE, DEEP),
|
||||||
|
//PAD_CFG_GPI(GPP_B10, NONE, DEEP),
|
||||||
|
PAD_CFG_NF(GPP_B11, NONE, PWROK, NF1), // TBTA-PCH_I2C_INT
|
||||||
|
PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), // SLP_S0#
|
||||||
|
PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), // PLT_RST#
|
||||||
|
PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1), // Top swap override
|
||||||
|
PAD_NC(GPP_B15, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_B16, 1, PLTRST), // M2_SSD1_RST#
|
||||||
|
PAD_CFG_GPO(GPP_B17, 1, PLTRST), // WLAN_RST#_R
|
||||||
|
PAD_NC(GPP_B18, NONE), // NO REBOOT strap
|
||||||
|
//PAD_CFG_GPI(GPP_B19, NONE, DEEP),
|
||||||
|
//PAD_CFG_GPI(GPP_B20, NONE, DEEP),
|
||||||
|
//PAD_CFG_GPI(GPP_B21, NONE, DEEP),
|
||||||
|
//PAD_CFG_GPI(GPP_B22, NONE, DEEP),
|
||||||
|
PAD_CFG_GPI(GPP_B23, NONE, DEEP), // CPUNSSC CLOCK FREQ strap
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_C ------- */
|
||||||
|
PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK_TP
|
||||||
|
PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // SMB_DATA_TP
|
||||||
|
PAD_CFG_GPO(GPP_C2, 1, PLTRST), // TLS CONFIDENTIALITY strap
|
||||||
|
PAD_CFG_NF(GPP_C3, NONE, DEEP, NF1), // SML0_CLK_R
|
||||||
|
PAD_CFG_NF(GPP_C4, NONE, DEEP, NF1), // SML0_DATA_R
|
||||||
|
PAD_CFG_GPI(GPP_C5, NONE, DEEP), // ESPI OR EC LESS strap
|
||||||
|
PAD_CFG_NF(GPP_C6, NONE, DEEP, NF1), // TBT-PCH_I2C_SCL
|
||||||
|
PAD_CFG_NF(GPP_C7, NONE, DEEP, NF1), // TBT-PCH_I2C_SDA
|
||||||
|
//PAD_NC(GPP_C8, NONE),
|
||||||
|
//PAD_NC(GPP_C9, NONE),
|
||||||
|
//PAD_NC(GPP_C10, NONE),
|
||||||
|
//PAD_NC(GPP_C11, NONE),
|
||||||
|
//PAD_NC(GPP_C12, NONE),
|
||||||
|
//PAD_NC(GPP_C13, NONE),
|
||||||
|
//PAD_NC(GPP_C14, NONE),
|
||||||
|
//PAD_NC(GPP_C15, NONE),
|
||||||
|
//PAD_NC(GPP_C16, NONE),
|
||||||
|
//PAD_NC(GPP_C17, NONE),
|
||||||
|
//PAD_NC(GPP_C18, NONE),
|
||||||
|
//PAD_NC(GPP_C19, NONE),
|
||||||
|
//PAD_NC(GPP_C20, NONE),
|
||||||
|
//PAD_NC(GPP_C21, NONE),
|
||||||
|
//PAD_NC(GPP_C22, NONE),
|
||||||
|
//PAD_NC(GPP_C23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_D ------- */
|
||||||
|
PAD_CFG_GPO(GPP_D0, 1, DEEP), // SB_BLON
|
||||||
|
PAD_CFG_GPI(GPP_D1, NONE, DEEP), // SB_KBCRST#
|
||||||
|
PAD_CFG_GPO(GPP_D2, 0, DEEP), // ROM_I2C_EN
|
||||||
|
PAD_NC(GPP_D3, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_D4, 1, DEEP), // GPIO_LAN_EN
|
||||||
|
//PAD_CFG_NF(GPP_D5, NONE, DEEP, NF1), // SSD2_CLKREQ#
|
||||||
|
PAD_CFG_GPO(GPP_D6, 1, DEEP), // LAN_PLT_RST#
|
||||||
|
//PAD_CFG_NF(GPP_D7, NONE, DEEP, NF1), // WLAN_CLKREQ#
|
||||||
|
PAD_NC(GPP_D8, NONE),
|
||||||
|
PAD_NC(GPP_D9, NONE),
|
||||||
|
PAD_NC(GPP_D10, NONE), // TBT LSX #2 PINS VCCIO CONFIGURATION strap
|
||||||
|
PAD_CFG_GPI(GPP_D11, NATIVE, DEEP), // Board ID
|
||||||
|
PAD_NC(GPP_D12, NONE), // TBT LSX #3 PINS VCCIO CONFIGURATION strap
|
||||||
|
PAD_CFG_GPI(GPP_D13, NONE, DEEP), // WLAN_WAKEUP#
|
||||||
|
PAD_CFG_GPO(GPP_D14, 1, PLTRST), // SSD2_PWR_EN
|
||||||
|
PAD_CFG_GPO(GPP_D15, 1, DEEP), // GPP_D2_SDCARD_RST#
|
||||||
|
PAD_CFG_GPO(GPP_D16, 1, DEEP), // SSD1_PWR_EN
|
||||||
|
PAD_NC(GPP_D17, NONE),
|
||||||
|
PAD_NC(GPP_D18, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_D19, NONE, DEEP), // SATA_LED#
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_E ------- */
|
||||||
|
PAD_CFG_GPI(GPP_E0, NONE, DEEP), // CNVI_WAKE#
|
||||||
|
_PAD_CFG_STRUCT(GPP_E1, 0x40100100, 0x3000), // TPM_PIRQ#
|
||||||
|
PAD_NC(GPP_E2, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_E3, 1, PLTRST), // WLAN_EN
|
||||||
|
PAD_CFG_GPO(GPP_E4, 0, PLTRST), // TBT_FORCE_PWR
|
||||||
|
PAD_NC(GPP_E5, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_E6, NONE, DEEP), // JTAG ODT DISABLE strap
|
||||||
|
PAD_CFG_GPI(GPP_E7, NONE, DEEP), // SMI#
|
||||||
|
PAD_CFG_GPI(GPP_E8, NONE, DEEP), // SLP_DRAM#
|
||||||
|
PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1), // USB_OC0#
|
||||||
|
PAD_CFG_GPI(GPP_E10, NONE, DEEP), // GPP_E10_STRAP
|
||||||
|
PAD_CFG_GPI(GPP_E11, NONE, DEEP), // GPP_E11_STRAP
|
||||||
|
PAD_CFG_GPI_INT(GPP_E12, NONE, PLTRST, LEVEL), // TP_ATTN#
|
||||||
|
PAD_NC(GPP_E13, NONE),
|
||||||
|
PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1), // EDP_HPD
|
||||||
|
PAD_NC(GPP_E15, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_E16, NONE, DEEP), // SDCARD_WAKE#
|
||||||
|
PAD_NC(GPP_E17, NONE),
|
||||||
|
PAD_NC(GPP_E18, NATIVE), // TBT_LSX0_TXD
|
||||||
|
PAD_NC(GPP_E19, NATIVE), // TBT_LSX0_RXD
|
||||||
|
PAD_NC(GPP_E20, NONE),
|
||||||
|
PAD_NC(GPP_E21, NONE), // TBT LSX #1 PINS VCCIO CONFIGURATION strap
|
||||||
|
PAD_NC(GPP_E22, NONE),
|
||||||
|
PAD_NC(GPP_E23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_F ------- */
|
||||||
|
PAD_CFG_NF(GPP_F0, NONE, DEEP, NF1), // CNVI_BRI_DT
|
||||||
|
PAD_CFG_NF(GPP_F1, UP_20K, DEEP, NF1), // CNVI_BRI_RSP
|
||||||
|
PAD_CFG_NF(GPP_F2, NONE, DEEP, NF1), // CNVI_RGI_DT
|
||||||
|
PAD_CFG_NF(GPP_F3, UP_20K, DEEP, NF1), // CNVI_RGI_RSP
|
||||||
|
PAD_CFG_NF(GPP_F4, NONE, DEEP, NF1), // CNVI_RST#
|
||||||
|
//PAD_CFG_NF(GPP_F5, NONE, DEEP, NF2), // CNVI_CLKREQ
|
||||||
|
PAD_CFG_NF(GPP_F6, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING
|
||||||
|
PAD_NC(GPP_F7, NONE), // MCRO LDO BYPASS strap
|
||||||
|
//PAD_CFG_GPI(GPP_F8, NONE, DEEP),
|
||||||
|
PAD_NC(GPP_F9, NONE),
|
||||||
|
PAD_NC(GPP_F10, NONE), // RSMRSTB SAMPLING strap
|
||||||
|
PAD_NC(GPP_F11, NONE), // BOARD_ID3
|
||||||
|
PAD_NC(GPP_F12, NONE),
|
||||||
|
PAD_NC(GPP_F13, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_F14, NONE, DEEP), // BOARD_ID1
|
||||||
|
PAD_NC(GPP_F15, NONE), // BOARD_ID2
|
||||||
|
PAD_NC(GPP_F16, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_F17, 1, PLTRST), // GPIO_SDCARD_EN
|
||||||
|
PAD_CFG_GPO(GPP_F18, 0, DEEP), // CCD_WP#
|
||||||
|
//PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // GLAN_CLKREQ6#
|
||||||
|
PAD_CFG_GPO(GPP_F20, 1, PLTRST), // M2_SSD2_RST#
|
||||||
|
PAD_NC(GPP_F21, NONE),
|
||||||
|
PAD_NC(GPP_F22, NONE),
|
||||||
|
PAD_NC(GPP_F23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_H ------- */
|
||||||
|
PAD_NC(GPP_H0, NONE),
|
||||||
|
PAD_NC(GPP_H1, NONE),
|
||||||
|
PAD_NC(GPP_H2, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_H3, NONE, DEEP), // TPM_DET
|
||||||
|
PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), // I2C_SDA_TP
|
||||||
|
PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1), // I2C_SCL_TP
|
||||||
|
PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1), // PCH_I2C_SDA
|
||||||
|
PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1), // PCH_I2C_SCL
|
||||||
|
PAD_CFG_NF(GPP_H8, NONE, DEEP, NF2), // CNVI_MFUART2_RXD
|
||||||
|
PAD_CFG_NF(GPP_H9, NONE, DEEP, NF2), // CNVI_MFUART2_TXD
|
||||||
|
//PAD_CFG_NF(GPP_H10, NONE, DEEP, NF1), // UART0_RX
|
||||||
|
//PAD_CFG_NF(GPP_H11, NONE, DEEP, NF1), // UART0_TX
|
||||||
|
PAD_CFG_NF(GPP_H12, NONE, DEEP, NF1), // SATA1_DEVSLP1
|
||||||
|
PAD_NC(GPP_H13, NONE),
|
||||||
|
//PAD_CFG_GPI(GPP_H14, NONE, DEEP),
|
||||||
|
PAD_CFG_NF(GPP_H15, NONE, DEEP, NF1), // HDMI_CTRLCLK
|
||||||
|
//PAD_CFG_GPI(GPP_H16, NONE, DEEP),
|
||||||
|
PAD_CFG_NF(GPP_H17, NONE, DEEP, NF1), // HDMI_CTRLDATA
|
||||||
|
PAD_CFG_NF(GPP_H18, NONE, DEEP, NF1), // CPU_C10_GATE#
|
||||||
|
//PAD_CFG_NF(GPP_H19, NONE, DEEP, NF1), // SSD1_CLKREQ#
|
||||||
|
PAD_CFG_GPI(GPP_H20, NONE, DEEP), // PM_CLKRUN#
|
||||||
|
PAD_NC(GPP_H21, NONE),
|
||||||
|
PAD_NC(GPP_H22, NONE),
|
||||||
|
//PAD_CFG_NF(GPP_H23, NONE, DEEP, NF2), // CARD_CLKREQ#
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_R ------- */
|
||||||
|
PAD_CFG_NF(GPP_R0, NONE, DEEP, NF1), // HDA_BITCLK
|
||||||
|
PAD_CFG_NF(GPP_R1, NATIVE, DEEP, NF1), // HDA_SYNC
|
||||||
|
PAD_CFG_NF(GPP_R2, NATIVE, DEEP, NF1), // HDA_SDOUT
|
||||||
|
PAD_CFG_NF(GPP_R3, NATIVE, DEEP, NF1), // HDA_SDIN0
|
||||||
|
PAD_CFG_NF(GPP_R4, NONE, DEEP, NF1), // HDA_RST#
|
||||||
|
PAD_NC(GPP_R5, NONE),
|
||||||
|
PAD_NC(GPP_R6, NONE), // DMIC_CLK
|
||||||
|
PAD_NC(GPP_R7, NONE), // DMIC_DAT
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_S ------- */
|
||||||
|
PAD_NC(GPP_S0, NONE),
|
||||||
|
PAD_NC(GPP_S1, NONE),
|
||||||
|
PAD_NC(GPP_S2, NONE),
|
||||||
|
PAD_NC(GPP_S3, NONE),
|
||||||
|
PAD_NC(GPP_S4, NONE),
|
||||||
|
PAD_NC(GPP_S5, NONE),
|
||||||
|
PAD_NC(GPP_S6, NONE),
|
||||||
|
PAD_NC(GPP_S7, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_T ------- */
|
||||||
|
PAD_NC(GPP_T2, NONE),
|
||||||
|
PAD_NC(GPP_T3, NONE),
|
||||||
|
};
|
||||||
|
|
||||||
|
void mainboard_configure_gpios(void)
|
||||||
|
{
|
||||||
|
gpio_configure_pads(gpio_table, ARRAY_SIZE(gpio_table));
|
||||||
|
}
|
14
src/mainboard/system76/adl-p/variants/darp8/gpio_early.c
Normal file
14
src/mainboard/system76/adl-p/variants/darp8/gpio_early.c
Normal file
@ -0,0 +1,14 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <mainboard/gpio.h>
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
static const struct pad_config early_gpio_table[] = {
|
||||||
|
PAD_CFG_NF(GPP_H10, NONE, DEEP, NF1), // UART0_RX
|
||||||
|
PAD_CFG_NF(GPP_H11, NONE, DEEP, NF1), // UART0_TX
|
||||||
|
};
|
||||||
|
|
||||||
|
void mainboard_configure_early_gpios(void)
|
||||||
|
{
|
||||||
|
gpio_configure_pads(early_gpio_table, ARRAY_SIZE(early_gpio_table));
|
||||||
|
}
|
25
src/mainboard/system76/adl-p/variants/darp8/hda_verb.c
Normal file
25
src/mainboard/system76/adl-p/variants/darp8/hda_verb.c
Normal file
@ -0,0 +1,25 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <device/azalia_device.h>
|
||||||
|
|
||||||
|
const u32 cim_verb_data[] = {
|
||||||
|
/* Realtek, ALC256 */
|
||||||
|
0x10ec0256,
|
||||||
|
0x15587716,
|
||||||
|
11,
|
||||||
|
AZALIA_SUBVENDOR(0, 0x15587716),
|
||||||
|
AZALIA_PIN_CFG(0, 0x12, 0x90a60130),
|
||||||
|
AZALIA_PIN_CFG(0, 0x13, 0x40000000),
|
||||||
|
AZALIA_PIN_CFG(0, 0x14, 0x90170110),
|
||||||
|
AZALIA_PIN_CFG(0, 0x18, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x19, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1a, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1b, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1d, 0x41700001),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1e, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x21, 0x02211020),
|
||||||
|
};
|
||||||
|
|
||||||
|
const u32 pc_beep_verbs[] = {};
|
||||||
|
|
||||||
|
AZALIA_ARRAY_SIZES;
|
176
src/mainboard/system76/adl-p/variants/darp8/overridetree.cb
Normal file
176
src/mainboard/system76/adl-p/variants/darp8/overridetree.cb
Normal file
@ -0,0 +1,176 @@
|
|||||||
|
chip soc/intel/alderlake
|
||||||
|
# FIXME: Limit PL4 to PL2 to prevent power off on battery power
|
||||||
|
register "power_limits_config[ADL_P_282_482_28W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 20,
|
||||||
|
.tdp_pl2_override = 56,
|
||||||
|
.tdp_pl4 = 56,
|
||||||
|
}"
|
||||||
|
|
||||||
|
# GPE configuration
|
||||||
|
register "pmc_gpe0_dw0" = "PMC_GPP_A"
|
||||||
|
register "pmc_gpe0_dw1" = "PMC_GPP_R"
|
||||||
|
register "pmc_gpe0_dw2" = "PMC_GPD"
|
||||||
|
|
||||||
|
device domain 0 on
|
||||||
|
subsystemid 0x1558 0x7716 inherit
|
||||||
|
|
||||||
|
device ref pcie4_0 on
|
||||||
|
# PCIe PEG0 x4, Clock 0 (SSD2)
|
||||||
|
register "cpu_pcie_rp[CPU_RP(1)]" = "{
|
||||||
|
.clk_src = 0,
|
||||||
|
.clk_req = 0,
|
||||||
|
.flags = PCIE_RP_LTR,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D14)" # SSD2_PWR_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_F20)" # M2_CPU_SSD2_RST#
|
||||||
|
register "srcclk_pin" = "0" # SSD2_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref tcss_xhci on
|
||||||
|
register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC_SKIP)"
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
device ref tcss_root_hub on
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 TBT Type-C""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref tcss_usb3_port1 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref xhci on
|
||||||
|
# USB2
|
||||||
|
register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Motherboard
|
||||||
|
register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Multi Board
|
||||||
|
register "usb2_ports[2]" = "USB2_PORT_TYPE_C(OC_SKIP)" # J_TYPEC1 (USB 3.2 Gen 2)
|
||||||
|
register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # Fingerprint
|
||||||
|
register "usb2_ports[5]" = "USB2_PORT_TYPE_C(OC_SKIP)" # J_TYPEC2 (Thunderbolt)
|
||||||
|
register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Camera
|
||||||
|
register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
|
||||||
|
# USB3
|
||||||
|
register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Motherboard
|
||||||
|
register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # J_TYPEC1 CH1
|
||||||
|
register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # J_TYPEC1 CH2
|
||||||
|
# ACPI
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
device ref xhci_root_hub on
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 UJ_USB1""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb2_port1 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 J_USB3_1""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb2_port2 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 J_TYPEC1""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref usb2_port3 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Fingerprint""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port5 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 J_TYPEC2""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref usb2_port6 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Camera""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port7 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Bluetooth""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port10 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 J_USB3_1""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb3_port1 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 J_TYPEC1 CH0""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb3_port2 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 J_TYPEC1 CH1""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb3_port3 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref tcss_dma0 on
|
||||||
|
chip drivers/intel/usb4/retimer
|
||||||
|
register "dfp[0].power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E4)"
|
||||||
|
use tcss_usb3_port1 as dfp[0].typec_port
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pcie_rp5 on
|
||||||
|
# PCIe RP#5 x1, Clock 2 (WLAN)
|
||||||
|
register "pch_pcie_rp[PCH_RP(5)]" = "{
|
||||||
|
.clk_src = 2,
|
||||||
|
.clk_req = 2,
|
||||||
|
.flags = PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E3)" # WLAN_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B17)" # WLAN_RST#_R
|
||||||
|
register "srcclk_pin" = "2" # WLAN_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pcie_rp6 on
|
||||||
|
# PCIe RP#6 x1, Clock 5 (CARD)
|
||||||
|
register "pch_pcie_rp[PCH_RP(6)]" = "{
|
||||||
|
.clk_src = 5,
|
||||||
|
.clk_req = 5,
|
||||||
|
.flags = PCIE_RP_HOTPLUG | PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
end
|
||||||
|
device ref pcie_rp8 on
|
||||||
|
# PCIe RP#8 x1, Clock 6 (GLAN)
|
||||||
|
register "pch_pcie_rp[PCH_RP(8)]" = "{
|
||||||
|
.clk_src = 6,
|
||||||
|
.clk_req = 6,
|
||||||
|
.flags = PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
end
|
||||||
|
device ref pcie_rp9 on
|
||||||
|
# PCIe RP#9 x4, Clock 4 (SSD1)
|
||||||
|
register "pch_pcie_rp[PCH_RP(9)]" = "{
|
||||||
|
.clk_src = 4,
|
||||||
|
.clk_req = 4,
|
||||||
|
.flags = PCIE_RP_LTR,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D16)" # SSD1_PWR_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B16)" # M2_SSD1_RST#
|
||||||
|
register "srcclk_pin" = "4" # SSD1_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pmc hidden
|
||||||
|
chip drivers/intel/pmc_mux
|
||||||
|
device generic 0 on
|
||||||
|
chip drivers/intel/pmc_mux/conn
|
||||||
|
# J_TYPEC2
|
||||||
|
use usb2_port6 as usb2_port
|
||||||
|
use tcss_usb3_port1 as usb3_port
|
||||||
|
device generic 0 alias conn0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
@ -1,6 +1,5 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
#include <fsp/util.h>
|
|
||||||
#include <soc/meminit.h>
|
#include <soc/meminit.h>
|
||||||
#include <soc/romstage.h>
|
#include <soc/romstage.h>
|
||||||
|
|
||||||
@ -8,6 +7,7 @@ void mainboard_memory_init_params(FSPM_UPD *mupd)
|
|||||||
{
|
{
|
||||||
const struct mb_cfg board_cfg = {
|
const struct mb_cfg board_cfg = {
|
||||||
.type = MEM_TYPE_DDR4,
|
.type = MEM_TYPE_DDR4,
|
||||||
|
.rcomp = { .resistor = 100, },
|
||||||
};
|
};
|
||||||
const struct mem_spd spd_info = {
|
const struct mem_spd spd_info = {
|
||||||
.topo = MEM_TOPO_DIMM_MODULE,
|
.topo = MEM_TOPO_DIMM_MODULE,
|
||||||
@ -18,5 +18,9 @@ void mainboard_memory_init_params(FSPM_UPD *mupd)
|
|||||||
};
|
};
|
||||||
const bool half_populated = false;
|
const bool half_populated = false;
|
||||||
|
|
||||||
|
mupd->FspmConfig.PchHdaAudioLinkHdaEnable = 1;
|
||||||
|
mupd->FspmConfig.DmiMaxLinkSpeed = 4;
|
||||||
|
mupd->FspmConfig.GpioOverride = 0;
|
||||||
|
|
||||||
memcfg_init(mupd, &board_cfg, &spd_info, half_populated);
|
memcfg_init(mupd, &board_cfg, &spd_info, half_populated);
|
||||||
}
|
}
|
@ -0,0 +1,2 @@
|
|||||||
|
Board name: lemp11
|
||||||
|
Release year: 2022
|
BIN
src/mainboard/system76/adl-p/variants/lemp11/data.vbt
Normal file
BIN
src/mainboard/system76/adl-p/variants/lemp11/data.vbt
Normal file
Binary file not shown.
227
src/mainboard/system76/adl-p/variants/lemp11/gpio.c
Normal file
227
src/mainboard/system76/adl-p/variants/lemp11/gpio.c
Normal file
@ -0,0 +1,227 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <mainboard/gpio.h>
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
static const struct pad_config gpio_table[] = {
|
||||||
|
/* ------- GPIO Group GPD ------- */
|
||||||
|
PAD_CFG_NF(GPD0, UP_20K, PWROK, NF1), // PM_BATLOW#
|
||||||
|
PAD_CFG_NF(GPD1, NATIVE, PWROK, NF1), // AC_PRESENT
|
||||||
|
PAD_NC(GPD2, NONE),
|
||||||
|
PAD_CFG_NF(GPD3, UP_20K, PWROK, NF1), // PWR_BTN#
|
||||||
|
PAD_CFG_NF(GPD4, NONE, PWROK, NF1), // SUSB#_PCH
|
||||||
|
PAD_CFG_NF(GPD5, NONE, PWROK, NF1), // SUSC#_PCH
|
||||||
|
PAD_CFG_NF(GPD6, NONE, PWROK, NF1), // SLP_A#
|
||||||
|
PAD_CFG_GPI(GPD7, NONE, PWROK), // GPD7_REST
|
||||||
|
PAD_CFG_NF(GPD8, NONE, PWROK, NF1), // SUS_CLK
|
||||||
|
PAD_CFG_GPO(GPD9, 0, PWROK), // SLP_WLAN#
|
||||||
|
PAD_CFG_NF(GPD10, NONE, PWROK, NF1), // SLP_S5#
|
||||||
|
PAD_NC(GPD11, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_A ------- */
|
||||||
|
PAD_CFG_NF(GPP_A0, UP_20K, DEEP, NF1), // ESPI_IO0_EC
|
||||||
|
PAD_CFG_NF(GPP_A1, UP_20K, DEEP, NF1), // ESPI_IO1_EC
|
||||||
|
PAD_CFG_NF(GPP_A2, UP_20K, DEEP, NF1), // ESPI_IO2_EC
|
||||||
|
PAD_CFG_NF(GPP_A3, UP_20K, DEEP, NF1), // ESPI_IO3_EC
|
||||||
|
PAD_CFG_NF(GPP_A4, UP_20K, DEEP, NF1), // ESPI_CS_EC#
|
||||||
|
PAD_CFG_NF(GPP_A5, UP_20K, DEEP, NF1), // ESPI_ALRT0#
|
||||||
|
PAD_NC(GPP_A6, NONE),
|
||||||
|
PAD_NC(GPP_A7, NONE),
|
||||||
|
PAD_NC(GPP_A8, NONE),
|
||||||
|
PAD_CFG_NF(GPP_A9, DN_20K, DEEP, NF1), // ESPI_CLK_EC
|
||||||
|
PAD_CFG_NF(GPP_A10, NONE, DEEP, NF1), // ESPI_RESET#
|
||||||
|
PAD_NC(GPP_A11, NONE),
|
||||||
|
PAD_CFG_NF(GPP_A12, UP_20K, DEEP, NF1), // SATAGP1
|
||||||
|
PAD_CFG_GPO(GPP_A13, 1, PLTRST), // PCH_BT_EN
|
||||||
|
PAD_NC(GPP_A14, NONE),
|
||||||
|
PAD_NC(GPP_A15, NONE),
|
||||||
|
PAD_CFG_NF(GPP_A16, NONE, DEEP, NF1), // USB_OC3#
|
||||||
|
PAD_NC(GPP_A17, NONE),
|
||||||
|
PAD_CFG_NF(GPP_A18, NONE, DEEP, NF1), // HDMI_HPD
|
||||||
|
PAD_NC(GPP_A19, NONE),
|
||||||
|
PAD_NC(GPP_A20, NONE),
|
||||||
|
PAD_NC(GPP_A21, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_A22, NONE, DEEP), // SSD2_PCIE_WAKE#
|
||||||
|
PAD_NC(GPP_A23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_B ------- */
|
||||||
|
PAD_CFG_NF(GPP_B0, NONE, DEEP, NF1), // VCCIN_AUX_VID0
|
||||||
|
PAD_CFG_NF(GPP_B1, NONE, DEEP, NF1), // VCCIN_AUX_VID1
|
||||||
|
PAD_CFG_NF(GPP_B2, NONE, DEEP, NF1), // VRALERT#
|
||||||
|
PAD_CFG_GPI(GPP_B3, NONE, DEEP), // SCI#
|
||||||
|
PAD_CFG_GPI(GPP_B4, NONE, DEEP), // SWI#
|
||||||
|
PAD_NC(GPP_B5, NONE),
|
||||||
|
PAD_NC(GPP_B6, NONE),
|
||||||
|
PAD_NC(GPP_B7, NONE),
|
||||||
|
PAD_NC(GPP_B8, NONE),
|
||||||
|
//PAD_NC(GPP_B9, NONE),
|
||||||
|
//PAD_NC(GPP_B10, NONE),
|
||||||
|
PAD_CFG_NF(GPP_B11, NONE, PWROK, NF1), // TBT_I2C_INT
|
||||||
|
PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), // SLP_S0#
|
||||||
|
PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), // PLT_RST#
|
||||||
|
PAD_CFG_NF(GPP_B14, NONE, DEEP, NF1), // Top swap override
|
||||||
|
PAD_NC(GPP_B15, NONE),
|
||||||
|
PAD_NC(GPP_B16, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_B17, 1, PLTRST), // WLAN_RST#
|
||||||
|
PAD_NC(GPP_B18, NONE), // NO REBOOT strap
|
||||||
|
//PAD_NC(GPP_B19, NONE),
|
||||||
|
//PAD_NC(GPP_B20, NONE),
|
||||||
|
//PAD_NC(GPP_B21, NONE),
|
||||||
|
//PAD_NC(GPP_B22, NONE),
|
||||||
|
PAD_NC(GPP_B23, NONE), // CPUNSSC CLOCK FREQ strap
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_C ------- */
|
||||||
|
PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK_DDR
|
||||||
|
PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // CMB_DATA_DDR
|
||||||
|
PAD_CFG_GPO(GPP_C2, 1, PLTRST), // TLS CONFIDENTIALITY strap
|
||||||
|
PAD_CFG_NF(GPP_C3, NONE, DEEP, NF1), // SML0_CLK
|
||||||
|
PAD_CFG_NF(GPP_C4, NONE, DEEP, NF1), // SML0_DATA
|
||||||
|
PAD_NC(GPP_C5, NONE), // ESPI OR EC LESS strap
|
||||||
|
PAD_CFG_NF(GPP_C6, NONE, DEEP, NF1), // TBT_I2C_SCL
|
||||||
|
PAD_CFG_NF(GPP_C7, NONE, DEEP, NF1), // TBT_I2C_SDA
|
||||||
|
//PAD_NC(GPP_C8, NONE),
|
||||||
|
//PAD_NC(GPP_C9, NONE),
|
||||||
|
//PAD_NC(GPP_C10, NONE),
|
||||||
|
//PAD_NC(GPP_C11, NONE),
|
||||||
|
//PAD_NC(GPP_C12, NONE),
|
||||||
|
//PAD_NC(GPP_C13, NONE),
|
||||||
|
//PAD_NC(GPP_C14, NONE),
|
||||||
|
//PAD_NC(GPP_C15, NONE),
|
||||||
|
//PAD_NC(GPP_C16, NONE),
|
||||||
|
//PAD_NC(GPP_C17, NONE),
|
||||||
|
//PAD_NC(GPP_C18, NONE),
|
||||||
|
//PAD_NC(GPP_C19, NONE),
|
||||||
|
//PAD_NC(GPP_C20, NONE),
|
||||||
|
//PAD_NC(GPP_C21, NONE),
|
||||||
|
//PAD_NC(GPP_C22, NONE),
|
||||||
|
//PAD_NC(GPP_C23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_D ------- */
|
||||||
|
PAD_CFG_GPO(GPP_D0, 1, DEEP), // SB_BLON
|
||||||
|
PAD_CFG_GPI(GPP_D1, NONE, DEEP), // SB_KBCRST#
|
||||||
|
PAD_CFG_GPO(GPP_D2, 0, DEEP), // ROM_I2C_EN
|
||||||
|
PAD_NC(GPP_D3, NONE),
|
||||||
|
PAD_NC(GPP_D4, NONE),
|
||||||
|
//PAD_CFG_NF(GPP_D5, NONE, DEEP, NF1), // SSD0_CLKREQ#
|
||||||
|
//PAD_CFG_NF(GPP_D6, NONE, DEEP, NF1), // SSD1_CLKREQ#
|
||||||
|
//PAD_CFG_NF(GPP_D7, NONE, DEEP, NF1), // WLAN_CLKREQ#
|
||||||
|
PAD_NC(GPP_D8, NONE),
|
||||||
|
PAD_NC(GPP_D9, NONE),
|
||||||
|
PAD_NC(GPP_D10, NONE),
|
||||||
|
PAD_NC(GPP_D11, NONE),
|
||||||
|
PAD_NC(GPP_D12, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_D13, NONE, DEEP), // WLAN_WAKEUP#
|
||||||
|
PAD_CFG_GPO(GPP_D14, 1, PLTRST), // SSD2_PWR_EN
|
||||||
|
PAD_NC(GPP_D15, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_D16, 1, DEEP), // SSD1_PWR_EN
|
||||||
|
PAD_NC(GPP_D17, NONE),
|
||||||
|
PAD_NC(GPP_D18, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_D19, 0, DEEP), // SATA_LED#
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_E ------- */
|
||||||
|
PAD_CFG_GPI(GPP_E0, NONE, DEEP), // CNVI_WAKE#
|
||||||
|
_PAD_CFG_STRUCT(GPP_E1, 0x40100100, 0x3000), // TPM_PIRQ#
|
||||||
|
PAD_NC(GPP_E2, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_E3, 1, PLTRST), // WIFI_RF_EN
|
||||||
|
PAD_CFG_GPO(GPP_E4, 0, PLTRST), // TBT_FORCE_PWR
|
||||||
|
PAD_NC(GPP_E5, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_E6, 0, DEEP), // JTAG ODT DISABLE strap
|
||||||
|
PAD_CFG_GPI(GPP_E7, NONE, DEEP), // SMI#
|
||||||
|
PAD_CFG_GPO(GPP_E8, 0, DEEP), // SLP_DRAM#
|
||||||
|
PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1), // USB_OC0#
|
||||||
|
PAD_NC(GPP_E10, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_E11, NONE, DEEP), // BOARD_ID1
|
||||||
|
PAD_CFG_GPI_INT(GPP_E12, NONE, PLTRST, LEVEL), // TP_ATTN#
|
||||||
|
PAD_NC(GPP_E13, NONE),
|
||||||
|
PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1), // EDP_HPD
|
||||||
|
PAD_NC(GPP_E15, NONE),
|
||||||
|
PAD_NC(GPP_E16, NONE),
|
||||||
|
PAD_NC(GPP_E17, NONE),
|
||||||
|
PAD_NC(GPP_E18, NATIVE), // TBT_LSX0_TXD
|
||||||
|
PAD_NC(GPP_E19, NATIVE), // TBT_LSX0_RXD
|
||||||
|
PAD_NC(GPP_E20, NONE),
|
||||||
|
PAD_NC(GPP_E21, NONE),
|
||||||
|
PAD_NC(GPP_E22, NONE),
|
||||||
|
PAD_NC(GPP_E23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_F ------- */
|
||||||
|
PAD_CFG_NF(GPP_F0, NONE, DEEP, NF1), // CNVI_BRI_DT
|
||||||
|
PAD_CFG_NF(GPP_F1, UP_20K, DEEP, NF1), // CNVI_BRI_RSP
|
||||||
|
PAD_CFG_NF(GPP_F2, NONE, DEEP, NF1), // CNVI_RGI_DT
|
||||||
|
PAD_CFG_NF(GPP_F3, UP_20K, DEEP, NF1), // CNVI_RGI_RSP
|
||||||
|
PAD_CFG_NF(GPP_F4, NONE, DEEP, NF1), // CNVI_RST#
|
||||||
|
//PAD_CFG_NF(GPP_F5, NONE, DEEP, NF2), // CNVI_CLKREQ
|
||||||
|
PAD_CFG_NF(GPP_F6, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING
|
||||||
|
PAD_NC(GPP_F7, NONE), // MCRO LDO BYPASS strap
|
||||||
|
//PAD_NC(GPP_F8, NONE),
|
||||||
|
PAD_NC(GPP_F9, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_F10, 1, PLTRST), // CARD_RTD3_RST#
|
||||||
|
PAD_NC(GPP_F11, NONE),
|
||||||
|
PAD_NC(GPP_F12, NONE),
|
||||||
|
PAD_NC(GPP_F13, NONE),
|
||||||
|
PAD_NC(GPP_F14, NONE),
|
||||||
|
PAD_NC(GPP_F15, NONE),
|
||||||
|
PAD_NC(GPP_F16, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_F17, 1, PLTRST), // GPIO_SDCARD_EN
|
||||||
|
PAD_CFG_GPO(GPP_F18, 0, DEEP), // CCD_WP#
|
||||||
|
//PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // CARD_CLKREQ#
|
||||||
|
PAD_CFG_GPO(GPP_F20, 1, PLTRST), // M2_SSD2_RST#
|
||||||
|
PAD_NC(GPP_F21, NONE),
|
||||||
|
PAD_NC(GPP_F22, NONE),
|
||||||
|
PAD_NC(GPP_F23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_H ------- */
|
||||||
|
PAD_CFG_GPO(GPP_H0, 1, PLTRST), // MS_SSD1_RST#
|
||||||
|
PAD_NC(GPP_H1, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_H2, 1, PLTRST), // WLAN_RST#
|
||||||
|
PAD_CFG_GPI(GPP_H3, NONE, DEEP), // TPM_DET
|
||||||
|
PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), // I2C_SDA_TP
|
||||||
|
PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1), // I2C_SCL_TP
|
||||||
|
PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1), // PCH_I2C_SDA
|
||||||
|
PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1), // PCH_I2C_SCL
|
||||||
|
PAD_CFG_NF(GPP_H8, NONE, DEEP, NF2), // CNVI_MFUART2_RXD
|
||||||
|
PAD_CFG_NF(GPP_H9, NONE, DEEP, NF2), // CNVI_MFUART2_TXD
|
||||||
|
//PAD_CFG_NF(GPP_H10, NONE, DEEP, NF1), // UART0_RX
|
||||||
|
//PAD_CFG_NF(GPP_H11, NONE, DEEP, NF1), // UART0_TX
|
||||||
|
PAD_CFG_NF(GPP_H12, NONE, DEEP, NF1), // SATA1_DEVSLP1
|
||||||
|
PAD_NC(GPP_H13, NONE),
|
||||||
|
//PAD_NC(GPP_H14, NONE),
|
||||||
|
PAD_CFG_NF(GPP_H15, NONE, DEEP, NF1), // HDMI_CTRLCLK
|
||||||
|
//PAD_NC(GPP_H16, NONE),
|
||||||
|
PAD_CFG_NF(GPP_H17, NONE, DEEP, NF1), // HDMI_CTRLDATA
|
||||||
|
PAD_CFG_NF(GPP_H18, NONE, DEEP, NF1), // CPU_C10_GATE#
|
||||||
|
PAD_NC(GPP_H19, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_H20, 0, DEEP), // PM_CLKRUN#
|
||||||
|
PAD_NC(GPP_H21, NONE),
|
||||||
|
PAD_NC(GPP_H22, NONE),
|
||||||
|
PAD_NC(GPP_H23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_R ------- */
|
||||||
|
PAD_CFG_NF(GPP_R0, NONE, DEEP, NF1), // HDA_BITCLK
|
||||||
|
PAD_CFG_NF(GPP_R1, NATIVE, DEEP, NF1), // HDA_SYNC
|
||||||
|
PAD_CFG_NF(GPP_R2, NATIVE, DEEP, NF1), // HDA_SDOUT
|
||||||
|
PAD_CFG_NF(GPP_R3, NATIVE, DEEP, NF1), // HDA_SDIN0
|
||||||
|
PAD_CFG_NF(GPP_R4, NONE, DEEP, NF1), // HDA_RST#
|
||||||
|
PAD_NC(GPP_R5, NONE),
|
||||||
|
PAD_NC(GPP_R6, NONE), // DMIC_CLK
|
||||||
|
PAD_NC(GPP_R7, NONE), // DMIC_DAT
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_S ------- */
|
||||||
|
PAD_NC(GPP_S0, NONE),
|
||||||
|
PAD_NC(GPP_S1, NONE),
|
||||||
|
PAD_NC(GPP_S2, NONE),
|
||||||
|
PAD_NC(GPP_S3, NONE),
|
||||||
|
PAD_NC(GPP_S4, NONE),
|
||||||
|
PAD_NC(GPP_S5, NONE),
|
||||||
|
PAD_NC(GPP_S6, NONE),
|
||||||
|
PAD_NC(GPP_S7, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_T ------- */
|
||||||
|
PAD_NC(GPP_T2, NONE),
|
||||||
|
PAD_NC(GPP_T3, NONE),
|
||||||
|
};
|
||||||
|
|
||||||
|
void mainboard_configure_gpios(void)
|
||||||
|
{
|
||||||
|
gpio_configure_pads(gpio_table, ARRAY_SIZE(gpio_table));
|
||||||
|
}
|
14
src/mainboard/system76/adl-p/variants/lemp11/gpio_early.c
Normal file
14
src/mainboard/system76/adl-p/variants/lemp11/gpio_early.c
Normal file
@ -0,0 +1,14 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <mainboard/gpio.h>
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
static const struct pad_config early_gpio_table[] = {
|
||||||
|
PAD_CFG_NF(GPP_H10, NONE, DEEP, NF1), // UART0_RX
|
||||||
|
PAD_CFG_NF(GPP_H11, NONE, DEEP, NF1), // UART0_TX
|
||||||
|
};
|
||||||
|
|
||||||
|
void mainboard_configure_early_gpios(void)
|
||||||
|
{
|
||||||
|
gpio_configure_pads(early_gpio_table, ARRAY_SIZE(early_gpio_table));
|
||||||
|
}
|
25
src/mainboard/system76/adl-p/variants/lemp11/hda_verb.c
Normal file
25
src/mainboard/system76/adl-p/variants/lemp11/hda_verb.c
Normal file
@ -0,0 +1,25 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <device/azalia_device.h>
|
||||||
|
|
||||||
|
const u32 cim_verb_data[] = {
|
||||||
|
/* Realtek, ALC256 */
|
||||||
|
0x10ec0256,
|
||||||
|
0x15587718,
|
||||||
|
11,
|
||||||
|
AZALIA_SUBVENDOR(0, 0x15587718),
|
||||||
|
AZALIA_PIN_CFG(0, 0x12, 0x90a60130),
|
||||||
|
AZALIA_PIN_CFG(0, 0x13, 0x40000000),
|
||||||
|
AZALIA_PIN_CFG(0, 0x14, 0x90170110),
|
||||||
|
AZALIA_PIN_CFG(0, 0x18, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x19, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1a, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1b, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1d, 0x41700001),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1e, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x21, 0x02211020),
|
||||||
|
};
|
||||||
|
|
||||||
|
const u32 pc_beep_verbs[] = {};
|
||||||
|
|
||||||
|
AZALIA_ARRAY_SIZES;
|
167
src/mainboard/system76/adl-p/variants/lemp11/overridetree.cb
Normal file
167
src/mainboard/system76/adl-p/variants/lemp11/overridetree.cb
Normal file
@ -0,0 +1,167 @@
|
|||||||
|
chip soc/intel/alderlake
|
||||||
|
register "power_limits_config[ADL_P_142_242_282_15W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 15,
|
||||||
|
.tdp_pl2_override = 46,
|
||||||
|
.tdp_pl4 = 65,
|
||||||
|
}"
|
||||||
|
|
||||||
|
# GPE configuration
|
||||||
|
register "pmc_gpe0_dw0" = "PMC_GPP_A"
|
||||||
|
register "pmc_gpe0_dw1" = "PMC_GPP_R"
|
||||||
|
register "pmc_gpe0_dw2" = "PMC_GPD"
|
||||||
|
|
||||||
|
device domain 0 on
|
||||||
|
subsystemid 0x1558 0x7718 inherit
|
||||||
|
|
||||||
|
device ref pcie4_0 on
|
||||||
|
# PCIe PEG0 x4, Clock 0 (SSD2)
|
||||||
|
register "cpu_pcie_rp[CPU_RP(1)]" = "{
|
||||||
|
.clk_src = 0,
|
||||||
|
.clk_req = 0,
|
||||||
|
.flags = PCIE_RP_LTR,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D14)" # SSD2_PWR_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_F20)" # M2_CPU_SSD2_RST#
|
||||||
|
register "srcclk_pin" = "0" # SSD0_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref tcss_xhci on
|
||||||
|
register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC_SKIP)"
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
device ref tcss_root_hub on
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""TBT Type-C""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref tcss_usb3_port1 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref xhci on
|
||||||
|
# USB2
|
||||||
|
register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Left
|
||||||
|
register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Right
|
||||||
|
register "usb2_ports[2]" = "USB2_PORT_TYPE_C(OC_SKIP)" # J_TYPEC1
|
||||||
|
register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # 3G/LTE
|
||||||
|
register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Camera
|
||||||
|
register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
|
||||||
|
# USB3
|
||||||
|
register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Left
|
||||||
|
register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Right
|
||||||
|
register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # 3G/LTE
|
||||||
|
# ACPI
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
device ref xhci_root_hub on
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Type-A Left""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb2_port1 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Type-A Right""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb2_port2 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Type-C""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref usb2_port3 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 3G/LTE""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port4 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Camera""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port7 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Bluetooth""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port10 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 Type-A Left""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb3_port1 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 Type-A Right""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb3_port2 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 Type-C""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref usb3_port3 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref tcss_dma0 on
|
||||||
|
chip drivers/intel/usb4/retimer
|
||||||
|
register "dfp[0].power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E4)"
|
||||||
|
use tcss_usb3_port1 as dfp[0].typec_port
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pcie_rp5 on
|
||||||
|
# PCIe RP#5 x1, Clock 2 (WLAN)
|
||||||
|
register "pch_pcie_rp[PCH_RP(5)]" = "{
|
||||||
|
.clk_src = 2,
|
||||||
|
.clk_req = 2,
|
||||||
|
.flags = PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A13)" # PCH_BT_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B17)" # WLAN_RST#
|
||||||
|
register "srcclk_pin" = "2" # WLAN_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pcie_rp6 on
|
||||||
|
# PCIe RP#6 x1, Clock 6 (CARD)
|
||||||
|
register "pch_pcie_rp[PCH_RP(6)]" = "{
|
||||||
|
.clk_src = 6,
|
||||||
|
.clk_req = 6,
|
||||||
|
.flags = PCIE_RP_HOTPLUG | PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_F17)" # GPIO_SDCARD_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_F10)" # CARD_RTD3_RST#
|
||||||
|
register "srcclk_pin" = "6" # CARD_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pcie_rp9 on
|
||||||
|
# PCIe RP#9 x4, Clock 1 (SSD1)
|
||||||
|
register "pch_pcie_rp[PCH_RP(9)]" = "{
|
||||||
|
.clk_src = 1,
|
||||||
|
.clk_req = 1,
|
||||||
|
.flags = PCIE_RP_LTR,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D16)" # SSD1_PWR_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H0)" # M2_SSD1_RST#
|
||||||
|
register "srcclk_pin" = "1" # SSD1_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pmc hidden
|
||||||
|
chip drivers/intel/pmc_mux
|
||||||
|
device generic 0 on
|
||||||
|
chip drivers/intel/pmc_mux/conn
|
||||||
|
# J_TYPEC1
|
||||||
|
use usb2_port3 as usb2_port
|
||||||
|
use tcss_usb3_port1 as usb3_port
|
||||||
|
device generic 0 alias conn0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
24
src/mainboard/system76/adl-p/variants/lemp11/romstage.c
Normal file
24
src/mainboard/system76/adl-p/variants/lemp11/romstage.c
Normal file
@ -0,0 +1,24 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <soc/meminit.h>
|
||||||
|
#include <soc/romstage.h>
|
||||||
|
|
||||||
|
void mainboard_memory_init_params(FSPM_UPD *mupd)
|
||||||
|
{
|
||||||
|
const struct mb_cfg board_cfg = {
|
||||||
|
.type = MEM_TYPE_DDR4,
|
||||||
|
.rcomp = { .resistor = 100, },
|
||||||
|
};
|
||||||
|
const struct mem_spd spd_info = {
|
||||||
|
.topo = MEM_TOPO_MIXED,
|
||||||
|
.cbfs_index = 0,
|
||||||
|
.smbus[1] = { .addr_dimm[0] = 0x52, },
|
||||||
|
};
|
||||||
|
const bool half_populated = false;
|
||||||
|
|
||||||
|
mupd->FspmConfig.PchHdaAudioLinkHdaEnable = 1;
|
||||||
|
mupd->FspmConfig.DmiMaxLinkSpeed = 4;
|
||||||
|
mupd->FspmConfig.GpioOverride = 0;
|
||||||
|
|
||||||
|
memcfg_init(mupd, &board_cfg, &spd_info, half_populated);
|
||||||
|
}
|
@ -0,0 +1,2 @@
|
|||||||
|
Board name: oryp9
|
||||||
|
Release year: 2022
|
BIN
src/mainboard/system76/adl-p/variants/oryp9/data.vbt
Normal file
BIN
src/mainboard/system76/adl-p/variants/oryp9/data.vbt
Normal file
Binary file not shown.
227
src/mainboard/system76/adl-p/variants/oryp9/gpio.c
Normal file
227
src/mainboard/system76/adl-p/variants/oryp9/gpio.c
Normal file
@ -0,0 +1,227 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <mainboard/gpio.h>
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
static const struct pad_config gpio_table[] = {
|
||||||
|
/* ------- GPIO Group GPD ------- */
|
||||||
|
PAD_CFG_NF(GPD0, UP_20K, PWROK, NF1), // PM_BATLOW#
|
||||||
|
PAD_CFG_NF(GPD1, NATIVE, PWROK, NF1), // AC_PRESENT
|
||||||
|
PAD_NC(GPD2, NONE),
|
||||||
|
PAD_CFG_NF(GPD3, UP_20K, PWROK, NF1), // PWN_BTN#
|
||||||
|
PAD_CFG_NF(GPD4, NONE, PWROK, NF1), // SUSB#_PCH
|
||||||
|
PAD_CFG_NF(GPD5, NONE, PWROK, NF1), // SUSC#_PCH
|
||||||
|
PAD_CFG_NF(GPD6, NONE, PWROK, NF1), // SLP_A#
|
||||||
|
PAD_NC(GPD7, NONE),
|
||||||
|
PAD_CFG_NF(GPD8, NONE, PWROK, NF1), // SUS_CLK
|
||||||
|
PAD_CFG_GPO(GPD9, 0, PWROK), // SLP_WLAN#
|
||||||
|
PAD_CFG_NF(GPD10, NONE, PWROK, NF1), // SLP_S5#
|
||||||
|
PAD_NC(GPD11, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_A ------- */
|
||||||
|
PAD_CFG_NF(GPP_A0, UP_20K, DEEP, NF1), // ESPI_IO0_EC
|
||||||
|
PAD_CFG_NF(GPP_A1, UP_20K, DEEP, NF1), // ESPI_IO1_EC
|
||||||
|
PAD_CFG_NF(GPP_A2, UP_20K, DEEP, NF1), // ESPI_IO2_EC
|
||||||
|
PAD_CFG_NF(GPP_A3, UP_20K, DEEP, NF1), // ESPI_IO3_EC
|
||||||
|
PAD_CFG_NF(GPP_A4, UP_20K, DEEP, NF1), // ESPI_CS_EC#
|
||||||
|
PAD_CFG_NF(GPP_A5, UP_20K, DEEP, NF1), // ESPI_ALRT0#
|
||||||
|
_PAD_CFG_STRUCT(GPP_A6, 0x80100100, 0x0000), // INTP_8851
|
||||||
|
PAD_CFG_GPI(GPP_A7, NONE, PLTRST), // GC6_FB_EN_PCH
|
||||||
|
PAD_CFG_GPO(GPP_A8, 0, DEEP), // GPIO_LANRTD3
|
||||||
|
PAD_CFG_NF(GPP_A9, DN_20K, DEEP, NF1), // ESPI_CLK_EC
|
||||||
|
PAD_CFG_NF(GPP_A10, NONE, DEEP, NF1), // ESPI_RESET#
|
||||||
|
PAD_NC(GPP_A11, NONE), // GPU_PROCHOT#
|
||||||
|
PAD_NC(GPP_A12, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_A13, 1, PLTRST), // PCH_BT_EN
|
||||||
|
//PAD_CFG_GPO(GPP_A14, 0, DEEP), // DGPU_PWR_EN
|
||||||
|
_PAD_CFG_STRUCT(GPP_A15, 0x46880100, 0x0000), // G_DP_HDPD_E
|
||||||
|
PAD_NC(GPP_A16, NONE), // USB_OC3#
|
||||||
|
PAD_NC(GPP_A17, NONE),
|
||||||
|
_PAD_CFG_STRUCT(GPP_A18, 0x46880100, 0x0000), // HDMI_HPD
|
||||||
|
PAD_NC(GPP_A19, NONE),
|
||||||
|
_PAD_CFG_STRUCT(GPP_A20, 0x46880100, 0x0000), // DP_F_HPD
|
||||||
|
PAD_NC(GPP_A21, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_A22, 0, DEEP), // PCIE4_WAKE_N
|
||||||
|
PAD_CFG_GPI(GPP_A23, UP_20K, DEEP), // GPIO4_NVVDD_EN
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_B ------- */
|
||||||
|
PAD_CFG_NF(GPP_B0, NONE, DEEP, NF1), // VCCIN_AUX_VID0
|
||||||
|
PAD_CFG_NF(GPP_B1, NONE, DEEP, NF1), // VCCIN_AUX_VID1
|
||||||
|
//PAD_CFG_GPO(GPP_B2, 0, DEEP), // DGPU_RST#_CPU
|
||||||
|
PAD_CFG_GPI(GPP_B3, NONE, DEEP), // SCI#
|
||||||
|
PAD_CFG_GPI(GPP_B4, NONE, DEEP), // SWI#
|
||||||
|
PAD_CFG_NF(GPP_B5, NONE, DEEP, NF1), // GPPB_I2C2_SDA (Pantone)
|
||||||
|
PAD_CFG_NF(GPP_B6, NONE, DEEP, NF1), // GPPB_I2C2_SCL (Pantone)
|
||||||
|
PAD_CFG_NF(GPP_B7, NONE, DEEP, NF1), // I2C3_SDA (IT8851)
|
||||||
|
PAD_CFG_NF(GPP_B8, NONE, DEEP, NF1), // I2C3_SCL (IT8851)
|
||||||
|
//PAD_NC(GPP_B9, NONE),
|
||||||
|
//PAD_NC(GPP_B10, NONE),
|
||||||
|
PAD_CFG_NF(GPP_B11, NONE, PWROK, NF1), // TBT_I2C_INT
|
||||||
|
PAD_CFG_NF(GPP_B12, NONE, DEEP, NF1), // SLP_S0#
|
||||||
|
PAD_CFG_NF(GPP_B13, NONE, DEEP, NF1), // PLT_RST#
|
||||||
|
PAD_NC(GPP_B14, NONE), // Top swap override
|
||||||
|
PAD_CFG_GPI(GPP_B15, NONE, DEEP), // PS8461_SW
|
||||||
|
PAD_NC(GPP_B16, NONE),
|
||||||
|
PAD_NC(GPP_B17, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_B18, NONE, DEEP), // NO REBOOT strap
|
||||||
|
//PAD_NC(GPP_B19, NONE),
|
||||||
|
//PAD_NC(GPP_B20, NONE),
|
||||||
|
//PAD_NC(GPP_B21, NONE),
|
||||||
|
//PAD_NC(GPP_B22, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_B23, 0, DEEP), // CPUNSSC CLOCK FREQ strap
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_C ------- */
|
||||||
|
PAD_CFG_NF(GPP_C0, NONE, DEEP, NF1), // SMB_CLK
|
||||||
|
PAD_CFG_NF(GPP_C1, NONE, DEEP, NF1), // SMB_DATA
|
||||||
|
PAD_CFG_GPO(GPP_C2, 1, PLTRST), // M2_PWR_EN2
|
||||||
|
PAD_CFG_NF(GPP_C3, NONE, DEEP, NF1), // SML0_CLK
|
||||||
|
PAD_CFG_NF(GPP_C4, NONE, DEEP, NF1), // SML0_DATA
|
||||||
|
PAD_CFG_GPO(GPP_C5, 0, DEEP), // ESPI OR EC LESS strap
|
||||||
|
PAD_CFG_NF(GPP_C6, NONE, DEEP, NF1), // TBT_I2C_SCL
|
||||||
|
PAD_CFG_NF(GPP_C7, NONE, DEEP, NF1), // TBT_I2C_SDA
|
||||||
|
//PAD_NC(GPP_C8, NONE),
|
||||||
|
//PAD_NC(GPP_C9, NONE),
|
||||||
|
//PAD_NC(GPP_C10, NONE),
|
||||||
|
//PAD_NC(GPP_C11, NONE),
|
||||||
|
//PAD_NC(GPP_C12, NONE),
|
||||||
|
//PAD_NC(GPP_C13, NONE),
|
||||||
|
//PAD_NC(GPP_C14, NONE),
|
||||||
|
//PAD_NC(GPP_C15, NONE),
|
||||||
|
//PAD_NC(GPP_C16, NONE),
|
||||||
|
//PAD_NC(GPP_C17, NONE),
|
||||||
|
//PAD_NC(GPP_C18, NONE),
|
||||||
|
//PAD_NC(GPP_C19, NONE),
|
||||||
|
//PAD_NC(GPP_C20, NONE),
|
||||||
|
//PAD_NC(GPP_C21, NONE),
|
||||||
|
//PAD_NC(GPP_C22, NONE),
|
||||||
|
//PAD_NC(GPP_C23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_D ------- */
|
||||||
|
PAD_CFG_GPO(GPP_D0, 1, DEEP), // SB_BLON
|
||||||
|
PAD_CFG_GPI(GPP_D1, NONE, DEEP), // SB_KBCRST#
|
||||||
|
PAD_CFG_GPO(GPP_D2, 0, DEEP), // ROM_I2C_EN
|
||||||
|
PAD_NC(GPP_D3, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_D4, 1, PLTRST), // GPIO_LAN_EN
|
||||||
|
//PAD_CFG_NF(GPP_D5, NONE, DEEP, NF1), // SSD0_CLKREQ#
|
||||||
|
PAD_CFG_GPO(GPP_D6, 1, DEEP), // LAN_PLT_RST#
|
||||||
|
//PAD_CFG_NF(GPP_D7, NONE, DEEP, NF1), // WLAN_CLKREQ#
|
||||||
|
//PAD_CFG_NF(GPP_D8, NONE, DEEP, NF1), // GPU_PCIE_CLKREQ#
|
||||||
|
PAD_NC(GPP_D9, NONE),
|
||||||
|
PAD_NC(GPP_D10, NONE),
|
||||||
|
PAD_NC(GPP_D11, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_D12, NATIVE, DEEP), // DGPU_PWRGD_R
|
||||||
|
PAD_CFG_GPI(GPP_D13, NONE, DEEP), // WLAN_WAKEUP#
|
||||||
|
PAD_CFG_GPO(GPP_D14, 1, PLTRST), // M2_PWR_EN1
|
||||||
|
PAD_NC(GPP_D15, NONE),
|
||||||
|
PAD_NC(GPP_D16, NONE),
|
||||||
|
PAD_NC(GPP_D17, NONE),
|
||||||
|
PAD_NC(GPP_D18, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_D19, 1, PLTRST), // SATA_LED#
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_E ------- */
|
||||||
|
PAD_CFG_GPI(GPP_E0, NONE, DEEP), // CNVI_WAKE#
|
||||||
|
_PAD_CFG_STRUCT(GPP_E1, 0x40100100, 0x3000), // TPM_PIRQ#
|
||||||
|
PAD_CFG_GPI(GPP_E2, NONE, DEEP), // BOARD_ID2
|
||||||
|
PAD_CFG_GPO(GPP_E3, 1, PLTRST), // PCH_WLAN_EN
|
||||||
|
PAD_CFG_GPO(GPP_E4, 0, PLTRST), // TC_RETIMER_FORCE_PWR
|
||||||
|
PAD_NC(GPP_E5, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_E6, NONE, DEEP), // JTAG ODT DISABLE strap
|
||||||
|
PAD_CFG_GPI(GPP_E7, NONE, DEEP), // SMI#
|
||||||
|
PAD_CFG_GPI(GPP_E8, NONE, DEEP), // SLP_DRAM#
|
||||||
|
PAD_CFG_NF(GPP_E9, NONE, DEEP, NF1), // USB_OC0#
|
||||||
|
PAD_CFG_GPI(GPP_E10, NONE, DEEP), // BOARD_ID4
|
||||||
|
PAD_CFG_GPI(GPP_E11, NONE, DEEP), // BOARD_ID1
|
||||||
|
PAD_CFG_GPI_INT(GPP_E12, NONE, PLTRST, LEVEL), // TP_ATTN#
|
||||||
|
PAD_CFG_GPI(GPP_E13, NONE, DEEP), // BOARD_ID3
|
||||||
|
PAD_CFG_NF(GPP_E14, NONE, DEEP, NF1), // EDP_HPD
|
||||||
|
PAD_NC(GPP_E15, NONE),
|
||||||
|
PAD_NC(GPP_E16, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_E17, NONE, DEEP), // BOARD_ID5
|
||||||
|
PAD_NC(GPP_E18, NATIVE), // TBTA_LSX2_TXD
|
||||||
|
PAD_NC(GPP_E19, NATIVE), // TBTA_LSX2_RXD
|
||||||
|
PAD_NC(GPP_E20, NONE),
|
||||||
|
PAD_NC(GPP_E21, NONE), // Strap
|
||||||
|
PAD_NC(GPP_E22, NONE),
|
||||||
|
PAD_NC(GPP_E23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_F ------- */
|
||||||
|
PAD_CFG_NF(GPP_F0, NONE, DEEP, NF1), // CNVI_BRI_DT
|
||||||
|
PAD_CFG_NF(GPP_F1, UP_20K, DEEP, NF1), // CNVI_BRI_RSP
|
||||||
|
PAD_CFG_NF(GPP_F2, NONE, DEEP, NF1), // CNVI_RGI_DT
|
||||||
|
PAD_CFG_NF(GPP_F3, UP_20K, DEEP, NF1), // CNVI_RGI_RSP
|
||||||
|
PAD_CFG_NF(GPP_F4, NONE, DEEP, NF1), // CNVI_RST#
|
||||||
|
//PAD_CFG_NF(GPP_F5, NONE, DEEP, NF1), // CNVI_CLKREQ
|
||||||
|
PAD_CFG_NF(GPP_F6, NONE, DEEP, NF1), // CNVI_GNSS_PA_BLANKING
|
||||||
|
PAD_NC(GPP_F7, NONE), // MCRO LDO BYPASS strap
|
||||||
|
//PAD_NC(GPP_F8, NONE),
|
||||||
|
PAD_NC(GPP_F9, NONE),
|
||||||
|
PAD_NC(GPP_F10, NONE), // RSMRSTB SAMPLING strap
|
||||||
|
PAD_NC(GPP_F11, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_F12, 0, DEEP), // OVRM
|
||||||
|
PAD_NC(GPP_F13, NONE),
|
||||||
|
PAD_NC(GPP_F14, NONE),
|
||||||
|
PAD_CFG_GPI(GPP_F15, NONE, DEEP), // BOARD_ID6
|
||||||
|
PAD_CFG_GPI(GPP_F16, NONE, DEEP), // BOARD_ID7
|
||||||
|
PAD_CFG_GPI(GPP_F17, NONE, DEEP), // PLVDD_RST_EC
|
||||||
|
PAD_NC(GPP_F18, NONE),
|
||||||
|
//PAD_CFG_NF(GPP_F19, NONE, DEEP, NF1), // CARD_CLKREQ#
|
||||||
|
PAD_CFG_GPO(GPP_F20, 1, PLTRST), // M.2_PLT_RST_CNTRL1#
|
||||||
|
PAD_NC(GPP_F21, NONE),
|
||||||
|
PAD_NC(GPP_F22, NONE),
|
||||||
|
PAD_NC(GPP_F23, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_H ------- */
|
||||||
|
PAD_NC(GPP_H0, NONE),
|
||||||
|
PAD_CFG_GPO(GPP_H1, 1, PLTRST), // M.2_PLT_RST_CNTRL2#
|
||||||
|
PAD_CFG_GPO(GPP_H2, 1, PLTRST), // M.2_PLT_RST_CNTRL3#
|
||||||
|
PAD_CFG_GPI(GPP_H3, NONE, DEEP), // TPM_DET
|
||||||
|
PAD_CFG_NF(GPP_H4, NONE, DEEP, NF1), // I2C_SDA_TP (Touchpad)
|
||||||
|
PAD_CFG_NF(GPP_H5, NONE, DEEP, NF1), // I2C_SCL_TP (Touchpad)
|
||||||
|
PAD_CFG_NF(GPP_H6, NONE, DEEP, NF1), // PCH_I2C_SDA (Retimer)
|
||||||
|
PAD_CFG_NF(GPP_H7, NONE, DEEP, NF1), // PCH_I2C_SCL (Retimer)
|
||||||
|
PAD_CFG_NF(GPP_H8, NONE, DEEP, NF1), // CNVI_MFUART2_RXD
|
||||||
|
PAD_CFG_NF(GPP_H9, NONE, DEEP, NF1), // CNVI_MFUART2_TXD
|
||||||
|
//PAD_CFG_NF(GPP_H10, NONE, DEEP, NF1), // UART0_RX
|
||||||
|
//PAD_CFG_NF(GPP_H11, NONE, DEEP, NF1), // UART0_TX
|
||||||
|
PAD_NC(GPP_H12, NONE),
|
||||||
|
PAD_NC(GPP_H13, NONE),
|
||||||
|
//PAD_NC(GPP_H14, NONE),
|
||||||
|
PAD_NC(GPP_H15, NONE),
|
||||||
|
//PAD_NC(GPP_H16, NONE),
|
||||||
|
PAD_NC(GPP_H17, NONE),
|
||||||
|
PAD_CFG_NF(GPP_H18, NONE, DEEP, NF1), // CPU_C10_GATE#
|
||||||
|
//PAD_CFG_NF(GPP_H19, NONE, DEEP, NF1), // SSD1_CLKREQ#
|
||||||
|
PAD_NC(GPP_H20, NONE),
|
||||||
|
PAD_NC(GPP_H21, NONE),
|
||||||
|
PAD_NC(GPP_H22, NONE),
|
||||||
|
//PAD_CFG_NF(GPP_H23, NONE, DEEP, NF1), // GLAN_CLKREQ#
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_R ------- */
|
||||||
|
PAD_CFG_NF(GPP_R0, NONE, DEEP, NF1), // HDA_BITCLK
|
||||||
|
PAD_CFG_NF(GPP_R1, NATIVE, DEEP, NF1), // HDA_SYNC
|
||||||
|
PAD_CFG_NF(GPP_R2, NATIVE, DEEP, NF1), // HDA_SDOUT
|
||||||
|
PAD_CFG_NF(GPP_R3, NATIVE, DEEP, NF1), // HDA_SDIN0
|
||||||
|
PAD_CFG_NF(GPP_R4, NONE, DEEP, NF1), // HDA_RST#
|
||||||
|
PAD_CFG_GPO(GPP_R5, 1, DEEP), // PCH_MUTE#
|
||||||
|
PAD_CFG_GPI(GPP_R6, NONE, DEEP), // GPPR_DMIC_CLK
|
||||||
|
PAD_CFG_GPI(GPP_R7, NONE, DEEP), // GPPR_DMIC_DATA
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_S ------- */
|
||||||
|
PAD_NC(GPP_S0, NONE),
|
||||||
|
PAD_NC(GPP_S1, NONE),
|
||||||
|
PAD_NC(GPP_S2, NONE),
|
||||||
|
PAD_NC(GPP_S3, NONE),
|
||||||
|
PAD_NC(GPP_S4, NONE),
|
||||||
|
PAD_NC(GPP_S5, NONE),
|
||||||
|
PAD_NC(GPP_S6, NONE),
|
||||||
|
PAD_NC(GPP_S7, NONE),
|
||||||
|
|
||||||
|
/* ------- GPIO Group GPP_T ------- */
|
||||||
|
PAD_NC(GPP_T2, NONE),
|
||||||
|
PAD_NC(GPP_T3, NONE),
|
||||||
|
};
|
||||||
|
|
||||||
|
void mainboard_configure_gpios(void)
|
||||||
|
{
|
||||||
|
gpio_configure_pads(gpio_table, ARRAY_SIZE(gpio_table));
|
||||||
|
}
|
16
src/mainboard/system76/adl-p/variants/oryp9/gpio_early.c
Normal file
16
src/mainboard/system76/adl-p/variants/oryp9/gpio_early.c
Normal file
@ -0,0 +1,16 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <mainboard/gpio.h>
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
static const struct pad_config early_gpio_table[] = {
|
||||||
|
PAD_CFG_GPO(GPP_A14, 0, DEEP), // DGPU_PWR_EN
|
||||||
|
PAD_CFG_GPO(GPP_B2, 0, DEEP), // DGPU_RST#_CPU
|
||||||
|
PAD_CFG_NF(GPP_H10, NONE, DEEP, NF1), // UART0_RX
|
||||||
|
PAD_CFG_NF(GPP_H11, NONE, DEEP, NF1), // UART0_TX
|
||||||
|
};
|
||||||
|
|
||||||
|
void mainboard_configure_early_gpios(void)
|
||||||
|
{
|
||||||
|
gpio_configure_pads(early_gpio_table, ARRAY_SIZE(early_gpio_table));
|
||||||
|
}
|
31
src/mainboard/system76/adl-p/variants/oryp9/hda_verb.c
Normal file
31
src/mainboard/system76/adl-p/variants/oryp9/hda_verb.c
Normal file
@ -0,0 +1,31 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <device/azalia_device.h>
|
||||||
|
|
||||||
|
const u32 cim_verb_data[] = {
|
||||||
|
/* Realtek, ALC1220 */
|
||||||
|
0x10ec1220, /* Vendor ID */
|
||||||
|
0x155867f5, /* Subsystem ID */
|
||||||
|
12, /* Number of entries */
|
||||||
|
AZALIA_SUBVENDOR(0, 0x155867f5),
|
||||||
|
AZALIA_RESET(1),
|
||||||
|
AZALIA_PIN_CFG(0, 0x12, 0x90a60130),
|
||||||
|
AZALIA_PIN_CFG(0, 0x14, 0x0421101f),
|
||||||
|
AZALIA_PIN_CFG(0, 0x15, 0x40000000),
|
||||||
|
AZALIA_PIN_CFG(0, 0x16, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x17, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x18, 0x04a11040),
|
||||||
|
AZALIA_PIN_CFG(0, 0x19, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1a, 0x411111f0),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1b, 0x90170110),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1d, 0x40b7952d),
|
||||||
|
AZALIA_PIN_CFG(0, 0x1e, 0x04451150),
|
||||||
|
};
|
||||||
|
|
||||||
|
const u32 pc_beep_verbs[] = {
|
||||||
|
// Enable DMIC microphone on ALC1220
|
||||||
|
0x02050036,
|
||||||
|
0x02042a6a,
|
||||||
|
};
|
||||||
|
|
||||||
|
AZALIA_ARRAY_SIZES;
|
@ -0,0 +1,13 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#ifndef VARIANT_GPIO_H
|
||||||
|
#define VARIANT_GPIO_H
|
||||||
|
|
||||||
|
#include <soc/gpio.h>
|
||||||
|
|
||||||
|
#define DGPU_RST_N GPP_B2
|
||||||
|
#define DGPU_PWR_EN GPP_A14
|
||||||
|
#define DGPU_GC6 GPP_A7
|
||||||
|
#define DGPU_SSID 0x65f51558
|
||||||
|
|
||||||
|
#endif
|
226
src/mainboard/system76/adl-p/variants/oryp9/overridetree.cb
Normal file
226
src/mainboard/system76/adl-p/variants/oryp9/overridetree.cb
Normal file
@ -0,0 +1,226 @@
|
|||||||
|
chip soc/intel/alderlake
|
||||||
|
# FIXME: Limit PL4 to PL2 to prevent power off on battery power
|
||||||
|
# EC will set PL4 on AC adapter plug/unplug
|
||||||
|
register "power_limits_config[ADL_P_642_682_45W_CORE]" = "{
|
||||||
|
.tdp_pl1_override = 45,
|
||||||
|
.tdp_pl2_override = 115,
|
||||||
|
.tdp_psyspl2 = 135,
|
||||||
|
.tdp_pl4 = 72,
|
||||||
|
}"
|
||||||
|
|
||||||
|
# Thermal
|
||||||
|
register "tcc_offset" = "10"
|
||||||
|
|
||||||
|
# GPE configuration
|
||||||
|
register "pmc_gpe0_dw0" = "PMC_GPP_A"
|
||||||
|
register "pmc_gpe0_dw1" = "PMC_GPP_R"
|
||||||
|
register "pmc_gpe0_dw2" = "PMC_GPD"
|
||||||
|
|
||||||
|
device domain 0 on
|
||||||
|
subsystemid 0x1558 0x65f5 inherit
|
||||||
|
|
||||||
|
device ref pcie5 on
|
||||||
|
# CPU PCIe RP#2 x8, Clock 3 (DGPU)
|
||||||
|
register "cpu_pcie_rp[CPU_RP(2)]" = "{
|
||||||
|
.clk_src = 3,
|
||||||
|
.clk_req = 3,
|
||||||
|
.flags = PCIE_RP_LTR,
|
||||||
|
}"
|
||||||
|
chip drivers/gfx/nvidia
|
||||||
|
device pci 00.0 on end # VGA controller
|
||||||
|
device pci 00.1 on end # Audio device
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref igpu on
|
||||||
|
register "ddi_portA_config" = "1"
|
||||||
|
register "ddi_ports_config[DDI_PORT_A]" = "DDI_ENABLE_HPD"
|
||||||
|
end
|
||||||
|
device ref pcie4_0 on
|
||||||
|
# CPU PCIe RP#1 x4, Clock 0 (SSD1)
|
||||||
|
register "cpu_pcie_rp[CPU_RP(1)]" = "{
|
||||||
|
.clk_src = 0,
|
||||||
|
.clk_req = 0,
|
||||||
|
.flags = PCIE_RP_LTR,
|
||||||
|
}"
|
||||||
|
# FIXME: WD drives fail to suspend
|
||||||
|
#chip soc/intel/common/block/pcie/rtd3
|
||||||
|
# register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D14)" # M2_PWR_EN1
|
||||||
|
# register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
|
||||||
|
# register "srcclk_pin" = "0" # SSD0_CLKREQ#
|
||||||
|
# device generic 0 on end
|
||||||
|
#end
|
||||||
|
end
|
||||||
|
device ref pcie4_1 on
|
||||||
|
# CPU PCIe RP#3 x4, Clock 4 (SSD2)
|
||||||
|
register "cpu_pcie_rp[CPU_RP(3)]" = "{
|
||||||
|
.clk_src = 4,
|
||||||
|
.clk_req = 4,
|
||||||
|
.flags = PCIE_RP_LTR,
|
||||||
|
}"
|
||||||
|
# FIXME: WD drives fail to suspend
|
||||||
|
#chip soc/intel/common/block/pcie/rtd3
|
||||||
|
# register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C2)" # M2_PWR_EN2
|
||||||
|
# register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
|
||||||
|
# register "srcclk_pin" = "4" # SSD1_CLKREQ#
|
||||||
|
# device generic 0 on end
|
||||||
|
#end
|
||||||
|
end
|
||||||
|
device ref tcss_xhci on
|
||||||
|
register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC_SKIP)"
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
device ref tcss_root_hub on
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 TYPEC2""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref tcss_usb3_port1 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref tcss_dma0 on
|
||||||
|
chip drivers/intel/usb4/retimer
|
||||||
|
register "dfp[0].power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E4)"
|
||||||
|
use tcss_usb3_port1 as dfp[0].typec_port
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref xhci on
|
||||||
|
# USB2
|
||||||
|
register "usb2_ports[0]" = "USB2_PORT_TYPE_C(OC_SKIP)" # TYPEC1 (USB 3.2 Gen2)
|
||||||
|
register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # J_USB2
|
||||||
|
register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # J_USB1
|
||||||
|
register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Per-KB
|
||||||
|
register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Fingerprint
|
||||||
|
register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # Camera
|
||||||
|
register "usb2_ports[8]" = "USB2_PORT_TYPE_C(OC_SKIP)" # TYPEC2 (Thunderbolt)
|
||||||
|
register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
|
||||||
|
# USB3
|
||||||
|
register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # TYPEC1 (USB 3.2 Gen2)
|
||||||
|
register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # J_USB2
|
||||||
|
register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # J_USB1
|
||||||
|
# ACPI
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
device ref xhci_root_hub on
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 TYPEC1""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref usb2_port1 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 J_USB2""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb2_port2 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 J_USB1""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb2_port3 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Per-KB""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port6 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Fingerprint""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port7 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Camera""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port8 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 TYPEC2""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref usb2_port9 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB2 Bluetooth""
|
||||||
|
register "type" = "UPC_TYPE_INTERNAL"
|
||||||
|
device ref usb2_port10 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 TYPEC1""
|
||||||
|
register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
|
||||||
|
device ref usb3_port1 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 J_USB2""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb3_port2 on end
|
||||||
|
end
|
||||||
|
chip drivers/usb/acpi
|
||||||
|
register "desc" = ""USB3 J_USB2""
|
||||||
|
register "type" = "UPC_TYPE_A"
|
||||||
|
device ref usb3_port3 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref sata off end
|
||||||
|
device ref pcie_rp5 on
|
||||||
|
# PCIe RP#5 x1, Clock 2 (WLAN)
|
||||||
|
register "pch_pcie_rp[PCH_RP(5)]" = "{
|
||||||
|
.clk_src = 2,
|
||||||
|
.clk_req = 2,
|
||||||
|
.flags = PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E3)" # PCH_WLAN_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
|
||||||
|
register "srcclk_pin" = "2" # WLAN_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pcie_rp6 on
|
||||||
|
# PCIe RP#6 x1, Clock 6 (CARD)
|
||||||
|
register "pch_pcie_rp[PCH_RP(6)]" = "{
|
||||||
|
.clk_src = 6,
|
||||||
|
.clk_req = 6,
|
||||||
|
.flags = PCIE_RP_HOTPLUG | PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
# XXX: Enable connected directly to 3.3VS?
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
|
||||||
|
register "srcclk_pin" = "6" # CARD_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref pcie_rp8 on
|
||||||
|
# PCIe RP#8 x1, Clock 5 (GLAN)
|
||||||
|
register "pch_pcie_rp[PCH_RP(8)]" = "{
|
||||||
|
.clk_src = 5,
|
||||||
|
.clk_req = 5,
|
||||||
|
.flags = PCIE_RP_LTR | PCIE_RP_AER,
|
||||||
|
}"
|
||||||
|
chip soc/intel/common/block/pcie/rtd3
|
||||||
|
# XXX: Enable connected directly to VDD3?
|
||||||
|
#register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D4)" # GPIO_LAN_EN
|
||||||
|
register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
|
||||||
|
register "srcclk_pin" = "5" # GLAN_CLKREQ#
|
||||||
|
device generic 0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
|
||||||
|
device ref pmc hidden
|
||||||
|
chip drivers/intel/pmc_mux
|
||||||
|
device generic 0 on
|
||||||
|
chip drivers/intel/pmc_mux/conn
|
||||||
|
# TYPEC2
|
||||||
|
use usb2_port9 as usb2_port
|
||||||
|
use tcss_usb3_port1 as usb3_port
|
||||||
|
device generic 0 alias conn0 on end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
device ref smbus on
|
||||||
|
chip drivers/i2c/tas5825m
|
||||||
|
register "id" = "0"
|
||||||
|
device i2c 4e on end # (8bit address: 0x9c)
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
||||||
|
end
|
39
src/mainboard/system76/adl-p/variants/oryp9/romstage.c
Normal file
39
src/mainboard/system76/adl-p/variants/oryp9/romstage.c
Normal file
@ -0,0 +1,39 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <variant/gpio.h>
|
||||||
|
#include <drivers/gfx/nvidia/gpu.h>
|
||||||
|
#include <soc/meminit.h>
|
||||||
|
#include <soc/romstage.h>
|
||||||
|
|
||||||
|
void mainboard_memory_init_params(FSPM_UPD *mupd)
|
||||||
|
{
|
||||||
|
const struct mb_cfg board_cfg = {
|
||||||
|
.type = MEM_TYPE_DDR4,
|
||||||
|
.rcomp = { .resistor = 100, },
|
||||||
|
};
|
||||||
|
const struct mem_spd spd_info = {
|
||||||
|
.topo = MEM_TOPO_DIMM_MODULE,
|
||||||
|
.smbus = {
|
||||||
|
[0] = { .addr_dimm[0] = 0x50, },
|
||||||
|
[1] = { .addr_dimm[0] = 0x52, },
|
||||||
|
},
|
||||||
|
};
|
||||||
|
const bool half_populated = false;
|
||||||
|
|
||||||
|
const struct nvidia_gpu_config config = {
|
||||||
|
.power_gpio = DGPU_PWR_EN,
|
||||||
|
.reset_gpio = DGPU_RST_N,
|
||||||
|
.enable = true,
|
||||||
|
};
|
||||||
|
// Enable dGPU power
|
||||||
|
nvidia_set_power(&config);
|
||||||
|
|
||||||
|
// Set primary display to internal graphics
|
||||||
|
mupd->FspmConfig.PrimaryDisplay = 0;
|
||||||
|
|
||||||
|
mupd->FspmConfig.PchHdaAudioLinkHdaEnable = 1;
|
||||||
|
mupd->FspmConfig.DmiMaxLinkSpeed = 4;
|
||||||
|
mupd->FspmConfig.GpioOverride = 0;
|
||||||
|
|
||||||
|
memcfg_init(mupd, &board_cfg, &spd_info, half_populated);
|
||||||
|
}
|
1238
src/mainboard/system76/adl-p/variants/oryp9/tas5825m.c
Normal file
1238
src/mainboard/system76/adl-p/variants/oryp9/tas5825m.c
Normal file
File diff suppressed because it is too large
Load Diff
@ -3,9 +3,10 @@ if BOARD_SYSTEM76_BONW14
|
|||||||
config BOARD_SPECIFIC_OPTIONS
|
config BOARD_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select BOARD_ROMSIZE_KB_16384
|
select BOARD_ROMSIZE_KB_16384
|
||||||
|
select DRIVERS_GFX_NVIDIA
|
||||||
select DRIVERS_I2C_HID
|
select DRIVERS_I2C_HID
|
||||||
|
select DRIVERS_I2C_TAS5825M
|
||||||
select EC_SYSTEM76_EC
|
select EC_SYSTEM76_EC
|
||||||
select EC_SYSTEM76_EC_BAT_THRESHOLDS
|
|
||||||
select EC_SYSTEM76_EC_COLOR_KEYBOARD
|
select EC_SYSTEM76_EC_COLOR_KEYBOARD
|
||||||
select EC_SYSTEM76_EC_DGPU
|
select EC_SYSTEM76_EC_DGPU
|
||||||
select HAVE_ACPI_RESUME
|
select HAVE_ACPI_RESUME
|
||||||
|
@ -8,3 +8,4 @@ romstage-y += romstage.c
|
|||||||
ramstage-y += ramstage.c
|
ramstage-y += ramstage.c
|
||||||
ramstage-y += gpio.c
|
ramstage-y += gpio.c
|
||||||
ramstage-y += hda_verb.c
|
ramstage-y += hda_verb.c
|
||||||
|
ramstage-y += tas5825m.c
|
||||||
|
@ -14,7 +14,7 @@ entries
|
|||||||
412 4 e 6 debug_level
|
412 4 e 6 debug_level
|
||||||
416 1 e 2 me_state
|
416 1 e 2 me_state
|
||||||
417 3 h 0 me_state_counter
|
417 3 h 0 me_state_counter
|
||||||
984 16 h 0 check_sum
|
976 16 h 0 check_sum
|
||||||
|
|
||||||
enumerations
|
enumerations
|
||||||
|
|
||||||
@ -36,4 +36,4 @@ enumerations
|
|||||||
|
|
||||||
checksums
|
checksums
|
||||||
|
|
||||||
checksum 408 983 984
|
checksum 408 975 976
|
||||||
|
@ -62,10 +62,12 @@ chip soc/intel/cannonlake
|
|||||||
register "PcieClkSrcUsage[7]" = "0x40"
|
register "PcieClkSrcUsage[7]" = "0x40"
|
||||||
register "PcieClkSrcClkReq[7]" = "7"
|
register "PcieClkSrcClkReq[7]" = "7"
|
||||||
|
|
||||||
device pci 00.0 on end # VGA controller
|
chip drivers/gfx/nvidia
|
||||||
device pci 00.1 on end # Audio device
|
device pci 00.0 on end # VGA controller
|
||||||
device pci 00.2 on end # USB xHCI Host controller
|
device pci 00.1 on end # Audio device
|
||||||
device pci 00.3 on end # USB Type-C UCSI controller
|
device pci 00.2 on end # USB xHCI Host controller
|
||||||
|
device pci 00.3 on end # USB Type-C UCSI controller
|
||||||
|
end
|
||||||
end
|
end
|
||||||
# TODO: is this enough to disable iGPU?
|
# TODO: is this enough to disable iGPU?
|
||||||
device pci 02.0 off end # Integrated Graphics Device
|
device pci 02.0 off end # Integrated Graphics Device
|
||||||
@ -105,7 +107,7 @@ chip soc/intel/cannonlake
|
|||||||
chip drivers/i2c/hid
|
chip drivers/i2c/hid
|
||||||
register "generic.hid" = ""PNP0C50""
|
register "generic.hid" = ""PNP0C50""
|
||||||
register "generic.desc" = ""Synaptics Touchpad""
|
register "generic.desc" = ""Synaptics Touchpad""
|
||||||
register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
|
register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
|
||||||
register "generic.probed" = "1"
|
register "generic.probed" = "1"
|
||||||
register "hid_desc_reg_offset" = "0x20"
|
register "hid_desc_reg_offset" = "0x20"
|
||||||
device i2c 2c on end
|
device i2c 2c on end
|
||||||
@ -217,7 +219,16 @@ chip soc/intel/cannonlake
|
|||||||
device pci 1f.3 on # Intel HDA
|
device pci 1f.3 on # Intel HDA
|
||||||
register "PchHdaAudioLinkHda" = "1"
|
register "PchHdaAudioLinkHda" = "1"
|
||||||
end
|
end
|
||||||
device pci 1f.4 on end # SMBus
|
device pci 1f.4 on # SMBus
|
||||||
|
chip drivers/i2c/tas5825m
|
||||||
|
register "id" = "0"
|
||||||
|
device i2c 4e on end # (8bit address: 0x9c)
|
||||||
|
end
|
||||||
|
chip drivers/i2c/tas5825m
|
||||||
|
register "id" = "1"
|
||||||
|
device i2c 4f on end # (8bit address: 0x9e)
|
||||||
|
end
|
||||||
|
end
|
||||||
device pci 1f.5 on end # PCH SPI
|
device pci 1f.5 on end # PCH SPI
|
||||||
device pci 1f.6 off end # GbE
|
device pci 1f.6 off end # GbE
|
||||||
end
|
end
|
||||||
|
1860
src/mainboard/system76/bonw14/tas5825m-normal.c
Normal file
1860
src/mainboard/system76/bonw14/tas5825m-normal.c
Normal file
File diff suppressed because it is too large
Load Diff
1860
src/mainboard/system76/bonw14/tas5825m-sub.c
Normal file
1860
src/mainboard/system76/bonw14/tas5825m-sub.c
Normal file
File diff suppressed because it is too large
Load Diff
15
src/mainboard/system76/bonw14/tas5825m.c
Normal file
15
src/mainboard/system76/bonw14/tas5825m.c
Normal file
@ -0,0 +1,15 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <drivers/i2c/tas5825m/tas5825m.h>
|
||||||
|
|
||||||
|
#include "tas5825m-normal.c"
|
||||||
|
#include "tas5825m-sub.c"
|
||||||
|
|
||||||
|
int tas5825m_setup(struct device *dev, int id)
|
||||||
|
{
|
||||||
|
if (id == 0)
|
||||||
|
return tas5825m_setup_normal(dev);
|
||||||
|
if (id == 1)
|
||||||
|
return tas5825m_setup_sub(dev);
|
||||||
|
return -1;
|
||||||
|
}
|
@ -5,7 +5,6 @@ config BOARD_SPECIFIC_OPTIONS
|
|||||||
select BOARD_ROMSIZE_KB_16384
|
select BOARD_ROMSIZE_KB_16384
|
||||||
select DRIVERS_I2C_HID
|
select DRIVERS_I2C_HID
|
||||||
select EC_SYSTEM76_EC
|
select EC_SYSTEM76_EC
|
||||||
select EC_SYSTEM76_EC_BAT_THRESHOLDS
|
|
||||||
select EC_SYSTEM76_EC_COLOR_KEYBOARD if BOARD_SYSTEM76_DARP6
|
select EC_SYSTEM76_EC_COLOR_KEYBOARD if BOARD_SYSTEM76_DARP6
|
||||||
select HAVE_ACPI_RESUME
|
select HAVE_ACPI_RESUME
|
||||||
select HAVE_ACPI_TABLES
|
select HAVE_ACPI_TABLES
|
||||||
@ -23,6 +22,7 @@ config BOARD_SPECIFIC_OPTIONS
|
|||||||
select SPD_READ_BY_WORD
|
select SPD_READ_BY_WORD
|
||||||
select SYSTEM_TYPE_LAPTOP
|
select SYSTEM_TYPE_LAPTOP
|
||||||
select TPM_MEASURED_BOOT
|
select TPM_MEASURED_BOOT
|
||||||
|
select TPM_RDRESP_NEED_DELAY
|
||||||
|
|
||||||
config MAINBOARD_DIR
|
config MAINBOARD_DIR
|
||||||
default "system76/cml-u"
|
default "system76/cml-u"
|
||||||
|
31
src/mainboard/system76/cml-u/acpi/backlight.asl
Normal file
31
src/mainboard/system76/cml-u/acpi/backlight.asl
Normal file
@ -0,0 +1,31 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <drivers/intel/gma/acpi/gma.asl>
|
||||||
|
|
||||||
|
Scope (GFX0)
|
||||||
|
{
|
||||||
|
Name (BRIG, Package (22) {
|
||||||
|
40, /* default AC */
|
||||||
|
40, /* default Battery */
|
||||||
|
5,
|
||||||
|
10,
|
||||||
|
15,
|
||||||
|
20,
|
||||||
|
25,
|
||||||
|
30,
|
||||||
|
35,
|
||||||
|
40,
|
||||||
|
45,
|
||||||
|
50,
|
||||||
|
55,
|
||||||
|
60,
|
||||||
|
65,
|
||||||
|
70,
|
||||||
|
75,
|
||||||
|
80,
|
||||||
|
85,
|
||||||
|
90,
|
||||||
|
95,
|
||||||
|
100
|
||||||
|
})
|
||||||
|
}
|
@ -6,6 +6,9 @@
|
|||||||
|
|
||||||
Scope (\_SB) {
|
Scope (\_SB) {
|
||||||
#include "sleep.asl"
|
#include "sleep.asl"
|
||||||
|
Scope (PCI0) {
|
||||||
|
#include "backlight.asl"
|
||||||
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
Scope (\_GPE) {
|
Scope (\_GPE) {
|
||||||
|
@ -14,7 +14,7 @@ entries
|
|||||||
412 4 e 6 debug_level
|
412 4 e 6 debug_level
|
||||||
416 1 e 2 me_state
|
416 1 e 2 me_state
|
||||||
417 3 h 0 me_state_counter
|
417 3 h 0 me_state_counter
|
||||||
984 16 h 0 check_sum
|
976 16 h 0 check_sum
|
||||||
|
|
||||||
enumerations
|
enumerations
|
||||||
|
|
||||||
@ -36,4 +36,4 @@ enumerations
|
|||||||
|
|
||||||
checksums
|
checksums
|
||||||
|
|
||||||
checksum 408 983 984
|
checksum 408 975 976
|
||||||
|
@ -19,7 +19,6 @@ DefinitionBlock(
|
|||||||
{
|
{
|
||||||
#include <soc/intel/common/block/acpi/acpi/northbridge.asl>
|
#include <soc/intel/common/block/acpi/acpi/northbridge.asl>
|
||||||
#include <soc/intel/cannonlake/acpi/southbridge.asl>
|
#include <soc/intel/cannonlake/acpi/southbridge.asl>
|
||||||
#include <drivers/intel/gma/acpi/default_brightness_levels.asl>
|
|
||||||
}
|
}
|
||||||
|
|
||||||
#include <southbridge/intel/common/acpi/sleepstates.asl>
|
#include <southbridge/intel/common/acpi/sleepstates.asl>
|
||||||
|
@ -95,7 +95,7 @@ static const struct pad_config gpio_table[] = {
|
|||||||
PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
|
PAD_CFG_NF(GPP_C20, NONE, DEEP, NF1), // UART2_RXD
|
||||||
PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
|
PAD_CFG_NF(GPP_C21, NONE, DEEP, NF1), // UART2_TXD
|
||||||
PAD_NC(GPP_C22, NONE),
|
PAD_NC(GPP_C22, NONE),
|
||||||
PAD_CFG_GPI_APIC_EDGE_LOW(GPP_C23, NONE, PLTRST), // NC on galp4, TP_ATTN# on darp6
|
PAD_CFG_GPI_APIC_LOW(GPP_C23, NONE, PLTRST), // NC on galp4, TP_ATTN# on darp6
|
||||||
|
|
||||||
/* ------- GPIO Group D ------- */
|
/* ------- GPIO Group D ------- */
|
||||||
PAD_NC(GPP_D0, NONE),
|
PAD_NC(GPP_D0, NONE),
|
||||||
|
@ -5,7 +5,7 @@ chip soc/intel/cannonlake
|
|||||||
chip drivers/i2c/hid
|
chip drivers/i2c/hid
|
||||||
register "generic.hid" = ""PNP0C50""
|
register "generic.hid" = ""PNP0C50""
|
||||||
register "generic.desc" = ""Synaptics Touchpad""
|
register "generic.desc" = ""Synaptics Touchpad""
|
||||||
register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_C23_IRQ)"
|
register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C23_IRQ)"
|
||||||
register "generic.probed" = "1"
|
register "generic.probed" = "1"
|
||||||
register "hid_desc_reg_offset" = "0x20"
|
register "hid_desc_reg_offset" = "0x20"
|
||||||
device i2c 2c on end
|
device i2c 2c on end
|
||||||
|
@ -1,57 +0,0 @@
|
|||||||
if BOARD_SYSTEM76_DARP7
|
|
||||||
|
|
||||||
config BOARD_SPECIFIC_OPTIONS
|
|
||||||
def_bool y
|
|
||||||
select BOARD_ROMSIZE_KB_16384
|
|
||||||
select DRIVERS_I2C_HID
|
|
||||||
select DRIVERS_INTEL_PMC
|
|
||||||
select DRIVERS_INTEL_USB4_RETIMER
|
|
||||||
select EC_SYSTEM76_EC
|
|
||||||
select EC_SYSTEM76_EC_BAT_THRESHOLDS
|
|
||||||
select EC_SYSTEM76_EC_COLOR_KEYBOARD
|
|
||||||
select HAVE_ACPI_TABLES
|
|
||||||
select HAVE_CMOS_DEFAULT
|
|
||||||
select HAVE_OPTION_TABLE
|
|
||||||
select INTEL_GMA_HAVE_VBT
|
|
||||||
select INTEL_LPSS_UART_FOR_CONSOLE
|
|
||||||
select MEMORY_MAPPED_TPM
|
|
||||||
select MAINBOARD_HAS_TPM2
|
|
||||||
select NO_UART_ON_SUPERIO
|
|
||||||
select PCIEXP_HOTPLUG
|
|
||||||
select PCIEXP_HOTPLUG_PREFETCH_MEM_BELOW_4G
|
|
||||||
select SOC_INTEL_TIGERLAKE
|
|
||||||
select SOC_INTEL_COMMON_BLOCK_HDA_VERB
|
|
||||||
select SPD_READ_BY_WORD
|
|
||||||
select SYSTEM_TYPE_LAPTOP
|
|
||||||
select TPM_MEASURED_BOOT
|
|
||||||
select TPM_RDRESP_NEED_DELAY
|
|
||||||
|
|
||||||
config MAINBOARD_DIR
|
|
||||||
default "system76/darp7"
|
|
||||||
|
|
||||||
config MAINBOARD_PART_NUMBER
|
|
||||||
default "darp7"
|
|
||||||
|
|
||||||
config MAINBOARD_SMBIOS_PRODUCT_NAME
|
|
||||||
default "Darter Pro"
|
|
||||||
|
|
||||||
config MAINBOARD_VERSION
|
|
||||||
default "darp7"
|
|
||||||
|
|
||||||
config CBFS_SIZE
|
|
||||||
default 0xA00000
|
|
||||||
|
|
||||||
config CONSOLE_POST
|
|
||||||
default y
|
|
||||||
|
|
||||||
config POST_DEVICE
|
|
||||||
default n
|
|
||||||
|
|
||||||
config UART_FOR_CONSOLE
|
|
||||||
default 2
|
|
||||||
|
|
||||||
# PM Timer Disabled, saves power
|
|
||||||
config USE_PM_ACPI_TIMER
|
|
||||||
default n
|
|
||||||
|
|
||||||
endif
|
|
@ -1,2 +0,0 @@
|
|||||||
config BOARD_SYSTEM76_DARP7
|
|
||||||
bool "darp7"
|
|
@ -1,8 +0,0 @@
|
|||||||
CPPFLAGS_common += -I$(src)/mainboard/$(MAINBOARDDIR)/include
|
|
||||||
|
|
||||||
bootblock-y += bootblock.c
|
|
||||||
bootblock-y += gpio_early.c
|
|
||||||
|
|
||||||
ramstage-y += gpio.c
|
|
||||||
ramstage-y += hda_verb.c
|
|
||||||
ramstage-y += ramstage.c
|
|
@ -1,9 +0,0 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
||||||
|
|
||||||
#define EC_GPE_SCI 0x6E
|
|
||||||
#define EC_GPE_SWI 0x6B
|
|
||||||
#include <ec/system76/ec/acpi/ec.asl>
|
|
||||||
|
|
||||||
Scope (\_SB) {
|
|
||||||
#include "sleep.asl"
|
|
||||||
}
|
|
@ -1,2 +0,0 @@
|
|||||||
config BOARD_SYSTEM76_GALP5
|
|
||||||
bool "galp5"
|
|
@ -1,3 +0,0 @@
|
|||||||
bootblock-y += bootblock.c
|
|
||||||
ramstage-y += ramstage.c
|
|
||||||
ramstage-y += hda_verb.c
|
|
@ -1,9 +0,0 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
||||||
|
|
||||||
#define EC_GPE_SCI 0x6E
|
|
||||||
#define EC_GPE_SWI 0x6B
|
|
||||||
#include <ec/system76/ec/acpi/ec.asl>
|
|
||||||
|
|
||||||
Scope (\_SB) {
|
|
||||||
#include "sleep.asl"
|
|
||||||
}
|
|
@ -1,10 +0,0 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
||||||
|
|
||||||
#include <bootblock_common.h>
|
|
||||||
#include <gpio.h>
|
|
||||||
#include "gpio.h"
|
|
||||||
|
|
||||||
void bootblock_mainboard_early_init(void)
|
|
||||||
{
|
|
||||||
gpio_configure_pads(early_gpio_table, ARRAY_SIZE(early_gpio_table));
|
|
||||||
}
|
|
@ -1,13 +0,0 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
||||||
|
|
||||||
#include <soc/ramstage.h>
|
|
||||||
#include "gpio.h"
|
|
||||||
|
|
||||||
static void mainboard_init(void *chip_info)
|
|
||||||
{
|
|
||||||
gpio_configure_pads(gpio_table, ARRAY_SIZE(gpio_table));
|
|
||||||
}
|
|
||||||
|
|
||||||
struct chip_operations mainboard_ops = {
|
|
||||||
.init = mainboard_init,
|
|
||||||
};
|
|
@ -3,9 +3,9 @@ if BOARD_SYSTEM76_GAZE14 || BOARD_SYSTEM76_GAZE15
|
|||||||
config BOARD_SPECIFIC_OPTIONS
|
config BOARD_SPECIFIC_OPTIONS
|
||||||
def_bool y
|
def_bool y
|
||||||
select BOARD_ROMSIZE_KB_16384
|
select BOARD_ROMSIZE_KB_16384
|
||||||
|
select DRIVERS_GFX_NVIDIA
|
||||||
select DRIVERS_I2C_HID
|
select DRIVERS_I2C_HID
|
||||||
select EC_SYSTEM76_EC
|
select EC_SYSTEM76_EC
|
||||||
select EC_SYSTEM76_EC_BAT_THRESHOLDS
|
|
||||||
select EC_SYSTEM76_EC_COLOR_KEYBOARD
|
select EC_SYSTEM76_EC_COLOR_KEYBOARD
|
||||||
select EC_SYSTEM76_EC_DGPU
|
select EC_SYSTEM76_EC_DGPU
|
||||||
select HAVE_ACPI_RESUME
|
select HAVE_ACPI_RESUME
|
||||||
|
@ -1,4 +1,4 @@
|
|||||||
CPPFLAGS_common += -I$(src)/mainboard/$(MAINBOARDDIR)/include
|
CPPFLAGS_common += -I$(src)/mainboard/$(MAINBOARDDIR)/variants/$(VARIANT_DIR)/include
|
||||||
|
|
||||||
bootblock-y += bootblock.c
|
bootblock-y += bootblock.c
|
||||||
bootblock-y += variants/$(VARIANT_DIR)/gpio_early.c
|
bootblock-y += variants/$(VARIANT_DIR)/gpio_early.c
|
||||||
|
31
src/mainboard/system76/gaze15/acpi/backlight.asl
Normal file
31
src/mainboard/system76/gaze15/acpi/backlight.asl
Normal file
@ -0,0 +1,31 @@
|
|||||||
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <drivers/intel/gma/acpi/gma.asl>
|
||||||
|
|
||||||
|
Scope (GFX0)
|
||||||
|
{
|
||||||
|
Name (BRIG, Package (22) {
|
||||||
|
40, /* default AC */
|
||||||
|
40, /* default Battery */
|
||||||
|
5,
|
||||||
|
10,
|
||||||
|
15,
|
||||||
|
20,
|
||||||
|
25,
|
||||||
|
30,
|
||||||
|
35,
|
||||||
|
40,
|
||||||
|
45,
|
||||||
|
50,
|
||||||
|
55,
|
||||||
|
60,
|
||||||
|
65,
|
||||||
|
70,
|
||||||
|
75,
|
||||||
|
80,
|
||||||
|
85,
|
||||||
|
90,
|
||||||
|
95,
|
||||||
|
100
|
||||||
|
})
|
||||||
|
}
|
@ -1,11 +1,20 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <variant/gpio.h>
|
||||||
|
|
||||||
#define EC_GPE_SCI 0x03 /* GPP_K3 */
|
#define EC_GPE_SCI 0x03 /* GPP_K3 */
|
||||||
#define EC_GPE_SWI 0x06 /* GPP_K6 */
|
#define EC_GPE_SWI 0x06 /* GPP_K6 */
|
||||||
#include <ec/system76/ec/acpi/ec.asl>
|
#include <ec/system76/ec/acpi/ec.asl>
|
||||||
|
|
||||||
Scope (\_SB) {
|
Scope (\_SB) {
|
||||||
#include "sleep.asl"
|
#include "sleep.asl"
|
||||||
|
Scope (PCI0) {
|
||||||
|
#include "backlight.asl"
|
||||||
|
Device (PEGP) {
|
||||||
|
Name (_ADR, CONFIG_DRIVERS_GFX_NVIDIA_BRIDGE << 16)
|
||||||
|
#include <drivers/gfx/nvidia/acpi/coffeelake.asl>
|
||||||
|
}
|
||||||
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
Scope (\_GPE) {
|
Scope (\_GPE) {
|
||||||
|
@ -14,7 +14,7 @@ entries
|
|||||||
412 4 e 6 debug_level
|
412 4 e 6 debug_level
|
||||||
416 1 e 2 me_state
|
416 1 e 2 me_state
|
||||||
417 3 h 0 me_state_counter
|
417 3 h 0 me_state_counter
|
||||||
984 16 h 0 check_sum
|
976 16 h 0 check_sum
|
||||||
|
|
||||||
enumerations
|
enumerations
|
||||||
|
|
||||||
@ -36,4 +36,4 @@ enumerations
|
|||||||
|
|
||||||
checksums
|
checksums
|
||||||
|
|
||||||
checksum 408 983 984
|
checksum 408 975 976
|
||||||
|
@ -57,6 +57,13 @@ chip soc/intel/cannonlake
|
|||||||
# PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)
|
# PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)
|
||||||
register "PcieClkSrcUsage[8]" = "0x40"
|
register "PcieClkSrcUsage[8]" = "0x40"
|
||||||
register "PcieClkSrcClkReq[8]" = "8"
|
register "PcieClkSrcClkReq[8]" = "8"
|
||||||
|
|
||||||
|
chip drivers/gfx/nvidia
|
||||||
|
device pci 00.0 on end # VGA controller
|
||||||
|
device pci 00.1 on end # Audio device
|
||||||
|
device pci 00.2 on end # USB xHCI Host controller
|
||||||
|
device pci 00.3 on end # USB Type-C UCSI controller
|
||||||
|
end
|
||||||
end
|
end
|
||||||
device pci 02.0 on # Integrated Graphics Device
|
device pci 02.0 on # Integrated Graphics Device
|
||||||
register "gfx" = "GMA_DEFAULT_PANEL(0)"
|
register "gfx" = "GMA_DEFAULT_PANEL(0)"
|
||||||
|
@ -18,7 +18,6 @@ DefinitionBlock(
|
|||||||
Device (\_SB.PCI0) {
|
Device (\_SB.PCI0) {
|
||||||
#include <soc/intel/common/block/acpi/acpi/northbridge.asl>
|
#include <soc/intel/common/block/acpi/acpi/northbridge.asl>
|
||||||
#include <soc/intel/cannonlake/acpi/southbridge.asl>
|
#include <soc/intel/cannonlake/acpi/southbridge.asl>
|
||||||
#include <drivers/intel/gma/acpi/default_brightness_levels.asl>
|
|
||||||
}
|
}
|
||||||
|
|
||||||
#include <southbridge/intel/common/acpi/sleepstates.asl>
|
#include <southbridge/intel/common/acpi/sleepstates.asl>
|
||||||
|
@ -1,7 +1,9 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0-only */
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
||||||
|
|
||||||
|
#include <drivers/gfx/nvidia/gpu.h>
|
||||||
#include <soc/cnl_memcfg_init.h>
|
#include <soc/cnl_memcfg_init.h>
|
||||||
#include <soc/romstage.h>
|
#include <soc/romstage.h>
|
||||||
|
#include <variant/gpio.h>
|
||||||
|
|
||||||
static const struct cnl_mb_cfg memcfg = {
|
static const struct cnl_mb_cfg memcfg = {
|
||||||
.spd[0] = {
|
.spd[0] = {
|
||||||
@ -20,5 +22,17 @@ static const struct cnl_mb_cfg memcfg = {
|
|||||||
|
|
||||||
void mainboard_memory_init_params(FSPM_UPD *memupd)
|
void mainboard_memory_init_params(FSPM_UPD *memupd)
|
||||||
{
|
{
|
||||||
|
const struct nvidia_gpu_config config = {
|
||||||
|
.power_gpio = DGPU_PWR_EN,
|
||||||
|
.reset_gpio = DGPU_RST_N,
|
||||||
|
.enable = true,
|
||||||
|
};
|
||||||
|
|
||||||
|
// Enable dGPU power
|
||||||
|
nvidia_set_power(&config);
|
||||||
|
|
||||||
|
// Set primary display to internal graphics
|
||||||
|
memupd->FspmConfig.PrimaryDisplay = 0;
|
||||||
|
|
||||||
cannonlake_memcfg_init(&memupd->FspmConfig, &memcfg);
|
cannonlake_memcfg_init(&memupd->FspmConfig, &memcfg);
|
||||||
}
|
}
|
||||||
|
Some files were not shown because too many files have changed in this diff Show More
Reference in New Issue
Block a user